# MCP Specification

4GB e·MMC

+ 4Gb DDP (64M x32 + 64M x32) 2/CS,2CKE Mobile DDR SDRAM

# datasheet

SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

Products and specifications discussed herein are for reference purposes only. All information discussed herein is provided on an "AS IS" basis, without warranties of any kind.

This document and all information discussed herein remain the sole and exclusive property of Samsung Electronics. No license of any patent, copyright, mask work, trademark or any other intellectual property right is granted by one party to the other party under this document, by implication, estoppel or otherwise.

Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.

For updates or additional information about Samsung products, contact your nearest Samsung office.

All brand names, trademarks and registered trademarks belong to their respective owners.

© 2011 Samsung Electronics Co., Ltd. All rights reserved.



# MCP Memory

# **Revision History**

| Revision No. | <u>History</u>                                                                                                                                                                                                                                                                                                                                                                                                        | <b>Draft Date</b> | <u>Remark</u> | <u>Editor</u> |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------|---------------|
| 0.0          | Initial issue 4GB e·MMC B-die_ Ver 0.0 - 4Gb DDP Mobile DDR SDRAM C-die_Ver 0.4                                                                                                                                                                                                                                                                                                                                       | Jul. 19, 2011     | Preliminary   | K.N.Kang      |
| 0.1          | - Corrected typo.                                                                                                                                                                                                                                                                                                                                                                                                     | Aug. 09, 2011     | Preliminary   | K.N.Kang      |
| 0.2          | <ul> <li>e·MMC Version update.</li> <li>4GB e·MMC B-die_ Ver 0.5</li> <li>Rev. 0.1</li> <li>1. User Density Ratio &amp; Part No. of 4GB are changed in Chapter1.0</li> <li>2. Package Dimension(11.5mm x 13mm x 1.0mm) Typo is corrected.</li> <li>3. Max. size of Boot Partition 1,2 and RPMB is changed in Table 28.</li> <li>4. Typ. Standby Current of NAND is changed to 15uA per chip in Chapter 8.2</li> </ul> | Sep. 16, 2011     | Preliminary   | K.N.Kang      |
|              | Rev. 0.5  1. Engineering Sample 2. SEC_COUNT and MAX_ENH_SIZE_MULT are hanged in Chapter 6.4 3. Max. Write Timeout is changed in Chapter 7.1 4. Wakeup Time from Sleep Mode is added in Chapter 5.1.6 5. Remarks of Init, Runtime bad block and remain reserved block per bank in Smart Report Output data are changed in Chapter 5.2.2                                                                               |                   |               |               |
| 1.0          | <4GB e·MMC B-die_ Ver 1.0  1. Typo of Product Name Table is changed in Chapter 6.2.1  2. Performance is updated with measured value in Chapter 5.2.3  3. Read Latency after High Priority Interrupt and Typ. Value of Time Parameter are deleted in Chapter 7.1  4. Wakeup Time from APS Mode and Sleep Mode is deleted in Table 26  5. User Density(%) of 4GB is modified in Chapter 1.0                             | Nov. 16, 2011     | Final         | K.N.Kang      |
|              | - Final datasheet.                                                                                                                                                                                                                                                                                                                                                                                                    |                   |               |               |



# MCP Memory

# 1. FEATURES

#### <Common>

- Operating Temperature : -25°C ~ 85°C
- Package: 153ball FBGA Type 11.5 x 13,0.5mm pitch

- •MultiMediaCard System Specification Ver. 4.41 compatible. Detail description is referenced by JEDEC Standard
- SAMSUNG e·MMC supports below special features which are being discussed in JEDEC
- High Priority Interrupt scheme is supported
- Back ground operation is supported.
- Full backward compatibility with previous MultiMediaCard system ( 1bit CAS Latency (3) data bus, multi-e·MMC systems)
- Data bus width : 1bit (Default) , 4bit and 8bit
- MMC I/F Clock Frequency: 0 ~ 52MHz
- MMC I/F Boot Frequency : 0 ~ 52MHz
- Power : Interface power --> VDD = VCCQm (1.70V ~ 1.95V or 2.7V ~ 3.6V), Memory power --> VDDF =  $VCCm(2.7V \sim 3.6V)$

#### <Mobile DDR SDRAM>

- VDD/VDDQ = 1.8V/1.8V
- Double-data-rate architecture; two data transfers per clock cycle.
- · Bidirectional data strobe (DQS).
- · Four banks operation.
- Differential clock inputs (CK and CK).
- · MRS cycle with address key programs.
- Burst Length (2, 4, 8, 16)
- Burst Type (Sequential & Interleave)
- EMRS cycle with address key programs.
- Partial Array Self Refresh (Full, 1/2, 1/4 Array) Output Driver Strength Control (Full, 1/2, 1/4, 1/8, 3/4, 3/8, 5/8, 7/8)
- · Internal Temperature Compensated Self Refresh.
- All inputs except data & DM are sampled at the positive going edge of the system clock (CK).
- Data I/O transactions on both edges of data strobe, DM for masking.
- · Edge aligned data output, center aligned data input.
- · No DLL; CK to DQS is not synchronized.
- · DM for write masking only.
- · Clock stop capability • 2/CS, 2CKE
- Operating Frequency

|                          | DDR400 |
|--------------------------|--------|
| Speed @CL3 <sup>1)</sup> | 200Mhz |

#### Address Configuration

| Organization | /cs  | CKE  | Bank<br>Add. | Row<br>Add. | Column Address |
|--------------|------|------|--------------|-------------|----------------|
| 64Mx32       | /CS0 | CKE0 | BA0,BA1      | A0 - A13    | A0 - A9        |
| 64Mx32       | /CS1 | CKE1 | BA0,BA1      | A0 - A13    | A0 - A9        |



# 2. GENERAL DESCRIPTION

The KMSJS000KM is a Multi Chip Package Memory which combines 4GB e·MMC and 4Gbit DDP Mobile DDR synchronous high data rate Dynamic RAM.

The SAMSUNG e·MMC is an embedded MMC solution designed in a BGA package form. e·MMC operation is identical to a MMC card and therefore is a simple read and write to memory using MMC protocol v4.41 which is a industry standard.

e·MMC consists of NAND flash and a MMC controller. 1.8V supply voltage is required for the NAND area (VDDF) whereas 1.8V or 3V dual supply voltage (VDD) is supported for the MMC controller. Maximum MMC interface frequency of 52MHz and maximum bus widths of 8 bit are supported.

There are several advantages of using e-MMC. It is easy to use as the MMC interface allows easy integration with any microprocessor with MMC host. Any revision or amendment of NAND is invisible to the host as the embedded MMC controller insulates NAND technology from the host. This leads to faster product development as well as faster times to market.

The embedded flash mangement software or FTL(Flash Transition Layer) of e MMC manages Wear Leveling, Bad Block Management and ECC. The FTL supports all features of the Samsung NAND flash and achieves optimal performance.

In 4G bit DDP Mobile DDR SDRAM, Synchronous design make a device controlled precisely with the use of system clock. Range of operating frequencies, programmable burst length and programmable latencies allow the same device to be useful for a variety of high bandwidth, high performance memory system applications.

The KMSJS000KM is suitable for use in data memory of mobile communication system to reduce not only mount area but also power consumption. This device is available in 153-ball FBGA Type.



# 3. PIN CONFIGURATION

| _ | 1     | 2     | 3     | 4     | 5     | 6     | 7     | 8     | 9     | 10    | 11    | 12    | 13    | 14    |
|---|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| Α | DNU   | NC    | DAT0m | DAT1m | DAT2m | NC    | NC    | VDDQd | VSSQd | VSSd  | VDDd  | VSSQd | NC    | DNU   |
| В | NC    | DAT3m | DAT4m | DAT5m | DAT6m | DAT7m | DQ30d | DQ28d | DQ26d | DQ24d | DQS3d | DQ23d | VDDQd | NC    |
| С | VSSd  | VDDIm | A4d   | VSSQm | NC    | VCCQm | DQ31d | DQ29d | DQ27d | DQ25d | DM3d  | DQ22d | DQ21d | VDDQd |
| D | A5d   | A6d   | A7d   | NC    |       |       |       |       |       |       |       | DQ19d | DQ20d | VSSQd |
| E | A12d  | A11d  | A8d   |       | NC    | VCCm  | VSSm  | NC    | NC    | NC    |       | DQ18d | DQ17d | DQ16d |
| F | VDDd  | A13d  | A9d   |       | VCCm  |       |       |       |       | NC    |       | DQS2d | DM2d  | VSSQd |
| G | CKE0d | CS0d  | NC    |       | VSSm  |       |       |       |       | NC    |       | CKd   | VDDQd | VDDd  |
| н | VDDQd | RASd  | WEd   |       | NC    |       |       |       |       | VSSm  |       | CKd   | VDDQd | VSSd  |
| J | CKE1d | CASd  | CS1d  |       | NC    |       |       |       |       | VCCm  |       | DQS1d | DM1d  | VSSQd |
| κ | BA1d  | VSSd  | A10d  |       | RSTm  | NC    | NC    | VSSm  | VCCm  | NC    |       | DQ13d | DQ14d | DQ15d |
| L | BA0d  | A0d   | A1d   |       |       |       |       |       |       |       |       | DQ11d | DQ12d | VSSQd |
| М | VSSd  | VDDd  | A2d   | VCCQm | CMDm  | CLKm  | DQ1d  | DQ3d  | DQ5d  | DQ7d  | DM0d  | DQ9d  | DQ10d | VDDQd |
| N | NC    | VSSQm | A3d   | VCCQm | VSSQm | VSSQd | DQ0d  | DQ2d  | DQ4d  | DQ6d  | DQS0d | DQ8d  | VDDQd | NC    |
| Р | DNU   | NC    | VCCQm | VSSQm | VCCQm | VSSQm | NC    | VDDQd | VSSQd | NC    | VDDd  | VSSQd | NC    | DNU   |

153 FBGA: Top View (Ball Down)





# 4. PIN DESCRIPTION

| Pin Name      | Pin Function(Mobile SDRAM)  |
|---------------|-----------------------------|
| CKd,/CKd      | System Differential Clock   |
| CKE0d,CKE1d   | Clock Enable                |
| /CS0d,/CS1d   | Chip Selection              |
| /RASd         | Row Address Strobe          |
| /CASd         | Column Address Strobe       |
| /WEd          | Write Enable                |
| A0d ~ A13d    | Address Input               |
| BA0d ~ BA1d   | Bank Select Input           |
| DM0d ~ DM3d   | Data Input/Output Mask      |
| DQS0d ~ DQS3d | Data Strobe                 |
| DQ0d ~ DQ31d  | Data Input/Output           |
| VDDd / VDDQd  | Power Supply for Core / IOs |
| VSSd / VSSQd  | Ground for Core / IOs       |

| Pin Name      | Pin Function(e-MMC)                                                      |
|---------------|--------------------------------------------------------------------------|
| DAT0m ~ DAT7m | Data Input/Output                                                        |
| CLKm          | Clock                                                                    |
| CMDm          | Command                                                                  |
| RSTm          | H/W Reset                                                                |
| VSSm          | Ground for Flash                                                         |
| VCCQm         | Power Supply for Controller                                              |
| VCCm          | Power Supply for Flash                                                   |
| VSSQm         | Ground for Controller                                                    |
| VDDIm         | Should be connected to External Capacitance for Internal power stability |

| Pin Name | Pin Function  |
|----------|---------------|
| DNU      | Do Not Use    |
| NC       | Not Connected |



# 5. ORDERING INFORMATION





# 6. FUNCTIONAL BLOCK DIAGRAM







# 7. PACKAGE DIMENSION





4GB e·MMC



# MCP Memory

# 1.0 Product Architecture

- e·MMC consists of NAND Flash and Controller. VDD is for Controller power and VDDF is for flash power



Figure 1. e-MMC Block Diagram



# 2.0 e.MMC 4.41 features

### 2.1 Data Write

Host can configure reliability mode to protect existing data per each partition.

This relibility mode has to be set before partitioning is completed.

This reliability setting only impacts the reliability of the main user area and the general purpose partitions.

[Table 1] EXT\_CSD value for reliability setting in write operation

| Name                           | Field        | Size<br>(Bytes) | Cell Type | EXT_CSD-slice | Value |
|--------------------------------|--------------|-----------------|-----------|---------------|-------|
| Data Reliability Supports      | WR_REL_PARAM | 1               | R         | 166           | 0x05  |
| Data Reliability Configuration | WR_REL_SET   | 1               | R/W       | 167           | 0x1F  |

Explanation of each field in the upper table is mentioned below

[Table 2] Definition of EXT\_CSD value for reliability setting

| Fields    | Definitions                                                                                                                                                  |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | 0x0: All the WR_DATA_REL parameters in the WR_REL_SET registers are read only bits. 0x1: All the WR_DATA_REL parameters in the WR_REL_SET registers are R/W. |
| EN_REL_WR | 0x0: The device supports the previous definition of reliable write. 0x1: The device supports the enhanced definition of reliable write                       |

The below table shows each field for WE\_REL\_SET

[Table 3] Description of each field for WE\_REL\_SET

| Name                               | Field           | Bit | Size | Туре                                        |
|------------------------------------|-----------------|-----|------|---------------------------------------------|
| Write Data Reliability (user Area) | WR_DATA_REL_USR | 0   | 1    | R (if HS_CTRL_REL=0) R/W (if HS_CTRL_REL=1) |
| Write Data Reliability Partition 1 | WR_DATA_REL_1   | 1   | 1    | R (if HS_CTRL_REL=0) R/W (if HS_CTRL_REL=1) |
| Write Data Reliability Partition 2 | WR_DATA_REL_2   | 2   | 1    | R (if HS_CTRL_REL=0) R/W (if HS_CTRL_REL=1) |
| Write Data Reliability Partition 3 | WR_DATA_REL_3   | 3   | 1    | R (if HS_CTRL_REL=0) R/W (if HS_CTRL_REL=1) |
| Write Data Reliability Partition 4 | WR_DATA_REL_4   | 4   | 1    | R (if HS_CTRL_REL=0) R/W (if HS_CTRL_REL=1) |
| Reserved                           | -               | 7:5 | -    | -                                           |



### 2.2 Reliable Write

[Table 4] EXT\_CSD value for reliable write

| Name                      | Field        | Size (Bytes) | Cell Type | CSD-slice | Value |
|---------------------------|--------------|--------------|-----------|-----------|-------|
| Data Reliability Supports | WR_REL_PARAM | 1            | R         | 166       | 0x05  |

Reliable write with EN REL WR is 0x1 supports atomicity of sector unit.

The block size defined by SET\_BLOCKLEN (CMD16) is ignored and reliable write is executed as only 512 byte length. There is no limit on the size of the reliable write.

[Table 5] EXT\_CSD value for reliable write

| Name                        | Field        | Size<br>(Bytes) | Cell Type | CSD-slice | Value |
|-----------------------------|--------------|-----------------|-----------|-----------|-------|
| Reliable Write Sector Count | REL_WR_SEC_C | 1               | R         | [222]     | 0x01  |

### 2.3 Secure Trim

Secure Trim operation consists of Secure Trim Step1 and Secure Trim Step2.

In Secure Trim Step 1 the host defines the range of write blocks that it would like to mark for the secure purge.

[Table 6] EXT\_CSD value for secure trim

| Field         | Definitions                                                            | Value |
|---------------|------------------------------------------------------------------------|-------|
| SEC_TRIM_MULT | Secure Trim Step2 Timeout = 300ms x ERASE_TIMEOUT_MULT x SEC_TRIM_MULT | 0x0A  |

Area marked by Secure Trim Step1 is shown as EXT\_CSD[181](ERASED\_MEM\_CONT) before Secure Trim Step2 is completed.

When Secure Trim Step2 is issued, if there is no data marked by Secure Trim Step1, Secure Trim Step2 does not work.

# 2.4 High Priority Interrupt

High Priority Interrupt is to stop ongoing operation and perform read operation with high priority

Command set for High Priority Interrupt operation is the below

[Table 7] Command List for High Priority Interrupt

| CMD Index | Туре | Argument                                                                                                              | Resp | Abbreviation      | Command Description                                                                                                |
|-----------|------|-----------------------------------------------------------------------------------------------------------------------|------|-------------------|--------------------------------------------------------------------------------------------------------------------|
| CMD12     | ac   | [31:16] – RCA* [15:1] – stuff bits [0] – High Priority Interrupt * *To be used only to send a High Priority Interrupt | R1b  | STOP_TRANSMISSION | If High Priority Interrupt flag is set the device shall interrupt its internal operations in a well defined timing |

Interruptible commands by read while write operation are the below.

[Table 8] List of Interruptible Command

| Commands | Names                 | Notes                                                                                                                      |
|----------|-----------------------|----------------------------------------------------------------------------------------------------------------------------|
| CMD24    | WRITE SINGLE BLOCK    | -                                                                                                                          |
| CMD25    | WRITE MULTIPLE BLOCKS | -                                                                                                                          |
| CMD25    | RELIABLE WRITE        | Stopping a reliable write command with 'High Priority Interrupt' flag set turns that command into a reliable write command |
|          | ERASE                 | -                                                                                                                          |
| CMD38    | TRIM                  | -                                                                                                                          |
| CIVID30  | SECURE ERASE          | -                                                                                                                          |
|          | SECURE TRIM           | -                                                                                                                          |
| CMD6     | SWITCH                | BACKGROUND OPERATION ONLY                                                                                                  |



### [Table 9] EXT\_CSD for HPI

| Fields                   | Definitions                                                                                                                                                                                                                       | Value |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| HPI FEATURES             | Bit 0 means HPI_SUPPORT  Bit 0 = 0x0 : High Priority Interrupt mechanism not supported  Bit 0 = 0x1 : High Priority Interrupt mechanism supported                                                                                 | 0x03  |
| THI LATORES              | Bit 1 means HPI_IMPLEMENTATION  0x0 : HPI mechanism implementation based on CMD13  0x1 : HPI mechanism implementation based on CMD12                                                                                              |       |
| HPI_MGMT                 | Bit 0 means HPI_EN 0x0 : HPI mechanism not activated by the host 0x1 : HPI mechanism activated by the host                                                                                                                        | 0x00  |
| PARTITION_SWITCH_TIME    | This field indicates the maximum timeout for the SWITCH command (CMD6) when switching partitions by changing PARTITION_ACCESS bits in PARTITION_CONFIG field (EXT_CSD byte [179]).  Time is expressed in units of 10 milliseconds | 0x01  |
| OUT_OF_INTERRUPT_TIME    | This field indicates the maximum timeout to close a command interrupted by HPI - time between the end bit of CMD12 / CMD 13 to the DAT0 release by the device.                                                                    | 0x01  |
| CORRECTLY_PRG_SECTOR_NUM | This field indicates how many 512B sectors were successfully programmed by the last WRITE_MULTIPLE_BLOCK command (CMD25).  CORRECTLY_PRG_SECTORS_NUM=EXT_CSD[242]*2^0+EXT_CSD[243]*2^8  +EXT_CSD[244]*2^16 + EXT_CSD[245]*2^24    | 0x00  |



# 2.5 Background Operation

When the host is not being serviced, e·MMC can do internal operation by using "Background Operation" command. In this operation which takes long time to complete can be handled later when host ensure enough idle time (In Back ground operation)

Background Operation Sequence is the following

[Table 10] Background Operation Sequence

| Function                   | Command                      | Description                                                                                                                                                  |
|----------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Background Operation Check | CMD8 Or Card Status Register | If BKOPS_STATUS is not 0 or 6 <sup>th</sup> bit of card status register is set, there are something to be performed by background operation                  |
| Background Operation Start | CMD6                         | Background operation starts by BKOPS_START is set to any value. When background operation is completed BKOPS_STATUS is set to 0 and BKOPS_START is set to 0. |
| Background Operation Stop  | НРІ                          | If the background operation is stopped BKOPS_START is set to 0                                                                                               |

### [Table 11] Background operation field description

| Fields        | Descriptions                                                                                                                                                                                                    |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BKOPS_SUPPORT | '0' means Background operation is not supported '1' means Background operation is supported                                                                                                                     |
| BKOPS_EN      | '0' means host does not support background operation '1' means host use background operation manually                                                                                                           |
| BKOPS_STATUS  | '0' means No background work pending '1' means pending background work existing. '2' means pending background work existing & performance being impacted. '3' means pending background work existing & critical |
| BKOPS_START   | Background operation start while BKOPS_START is set to any value.  '0' means Background operation is enabled.                                                                                                   |

#### [Table 12] Card Status Register for Background Operation

| Bits | Identifier   | Туре | Det Mode | Value                         | Description                                                                                                                                                          | Clear Cond |
|------|--------------|------|----------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| 6    | URGENT_BKOPS | S    | R        | "0" = Not Urgent "1" = Urgent | If set, device needs to perform background operations urgently. Host can check EXT_CSD field BKOPS_STATUS for the detailed level (in case of BKOPS_STATUS is 2 or 3) | А          |



### 3.0 Technical Notes

## 3.1 S/W Agorithm

#### 3.1.1 Partition Management

The device initially consists of two Boot Partitions and RPMB Partition and User Data Area.

The User Data Area can be divided into four General Purpose Area Partitions and User Data Area partition. Each of the General Purpose Area partitions and a section of User Data Area partition can be configured as enhanced partition.

#### 3.1.1.1 Boot Area Partition and RPMB Area Partition

Default size of each Boot Area Partition is 512KB and can be changed by Vendor Command as multiple of 512KB. Default size of RPMB Area Partition is 128 KB and can be changed by Vendor Command as multiple of 128KB.

Boot Partition size & RPMB Partition Size are set by the following command sequence :

[Table 13] Setting sequence of Boot Area Partition size and RPMB Area Partition size

| Function                   | Command                | Description                                                          |
|----------------------------|------------------------|----------------------------------------------------------------------|
| Partition Size Change Mode | CMD62(0xEFAC62EC)      | Enter the Partition Size Change Mode                                 |
| Partition Size Set Mode    | CMD62(0x00CBAEA7)      | Partition Size setting mode                                          |
| Set Boot Partition Size    | CMD62(BOOT_SIZE_MULTI) | Boot Partition Size value                                            |
| Set RPMB Partition Size    | CMD62(RPMB_SIZE_MULTI) | RPMB Partition Size value F/W Re-Partition is executed in this step. |
| Power Cycle                |                        | <u> </u>                                                             |

Boot partition size is calculated as ( 128KB \* BOOT\_SIZE\_MULTI )

BOOT\_SIZE\_MULTI should be set as multiple of 8.

The size of Boot Area Partition 1 and 2 can not be set independently. It is set as same value.

RPMB partition size is calculated as ( 128KB \* RPMB\_SIZE\_MULTI ). In RPMB partition, CMD 0, 6, 8, 12, 13, 15, 18, 23, 25 are admitted.

Access Size of RPMB partition is defined as the below:

[Table 14] REL\_WR\_SEC\_C value for write operation on RPMB partition

| REL_WR_SEC_C     | Description                                                                              |
|------------------|------------------------------------------------------------------------------------------|
| REL_WR_SEC_C = 1 | Access sizes 256B and 512B supported to RPMB partition                                   |
| REL_WR_SEC_C > 1 | Access sizes up to REL_WR_SEC_C * 512B supported to RPMB partition with 256B granularity |

Any undefined set of parameters or sequence of commands results in failure access.

If the failure is in data programming case, the data is not programmed. And if the failure occurs in data read case, the read data is '0x00'.

### 3.1.1.2 Enhanced Partition (Area)

SAMSUNG e·MMC adopts Enhanced User Data Area as SLC Mode. Therefore when master adopts some portion as enhanced user data area in User Data Area, that area occupies double size of original set up size. (ex> if master set 1MB for enhanced mode, total 2MB user data area is needed to generate 1MB enhanced area)

Max Enhanced User Data Area size is defined as (MAX\_ENH\_SIZE\_MULT x HC\_WP\_GRP\_SIZE x HC\_ERASE\_GPR\_SIZE x 512KBytes)



#### 3.1.2 Write protect management

In order to allow the host to protect data against erase or write, the device shall support write protect commands.

#### 3.1.2.1 User Area Write Protection

TMP\_WRITE\_PROTECT (CSD[12]) and PERM\_WRITE\_PROTECT(CSD[13]) registers allow the host to apply write protection to whole device including Boot Partition, RPMB Partition and User Area.

[Table 15] whole device write protect priority

| Class                    | Setting                     |
|--------------------------|-----------------------------|
| Permanent write protect  | SET : One time programmable |
| r ermanent write protect | CLR : Not available         |
| Temporary write protect  | SET : Multiple programmable |
| remporary write protect  | CLR : Multiple programmable |

USER\_WP (EXT\_CSD[171]) register allows the host to apply write protection to all the partitions in the user area.

[Table 16] User area write protect priority

| Class                    | Setting                                 |
|--------------------------|-----------------------------------------|
| Permanent write protect  | SET : One time programmable             |
| r ermanent write protect | CLR : Not available                     |
| Power-on write protect   | SET : One time programmable on power-on |
| Power-on write protect   | CLR : After power reset                 |
| Temporary write protect  | SET : Multiple programmable             |
| remporary write protect  | CLR : Multiple programmable             |

The host has the ability to check the write protection status of segments by using the SEND\_WRITE\_PROT\_TYPE command (CMD31). When full card protection is enabled all the segments will be shown as having permanent protection.

#### 3.1.2.2 Boot Partition Write Protection

BOOT\_WP (EXT\_CSD [173]) register allows the host to apply write protection to Boot Area Partitions.

[Table 17] Boot area write protect priority

| Class                    | Setting                                 |
|--------------------------|-----------------------------------------|
| Permanent write protect  | SET : One time programmable             |
| r cimanent write protect | CLR : Not available                     |
| Power-on write protect   | SET : One time programmable on power-on |
| 1 ower-on write protect  | CLR : After power reset                 |

An attempt to set both the disable and enable bit for a given protection mode (permanent or power-on) in a single switch command will have no impact and switch error occurs.

Setting both B\_PERM\_WP\_EN and B\_PWR\_WP\_EN will result in the boot area being permanently protected.



#### 3.1.3 Boot operation

Device supports not only boot mode but also alternative boot mode. Device supports high speed timing and dual data rate during boot



Figure 2. MultiMediaCard state diagram (boot mode)



Figure 3. MultiMediaCard state diagram (alternative boot mode)

[Table 18] Boot and ack timing value and Initialization time

| Timing Factor            | Value   |
|--------------------------|---------|
| (1) Boot ACK Time        | < 50 ms |
| (2) Boot Data Time       | < 60 ms |
| (3) Initialization Time* | < 200ms |

<sup>\*</sup> Definifion of Initialization Time: CMD0 ~ CMD1 busy bit clearing time after power up. For Initialization Time after partition setting, refer to INI\_TIMEOUT\_AP in 6.4 Exended CSD register.

Minimum function for reading boot data is initialized during boot time and after that full function is initialized during initialization time.



#### 3.1.4 Wear Leveling

The partitions in device have the following NAND type in case of MLC type NAND.

[Table 19] NAND type in each partitions

| Partitions                |               | NAND Operation Mode  |  |
|---------------------------|---------------|----------------------|--|
| Boot Area Partition 1     |               | SLC Mode             |  |
| Boot Area Partition 2     |               | SLC Mode             |  |
| RPMB Area Partition       |               | SLC Mode             |  |
| General Purpose Partition |               | MLC Mode or SLC Mode |  |
| User Data Area            | Enhanced Area | SLC Mode             |  |
| Osei Dala Alea            | Default Area  | MLC Mode             |  |

Wear leveling means that blocks should be used evenly in order to expand life span of device. Wear leveling is executed in each partition locally because of each partition with different attribute.



Figure 4. Wear leveling

And then device reserves free block and executes wear-level at each partition respectively.

### 3.1.5 User Density

Total User Density depends on device type.

For example, 32MB in the SLC Mode requires 64MB in MLC.

This results in decreasing of user density



#### [Table 20] Capacity according to partition

|      | Density |      | Boot partition 1 | Boot partition 2 | RPMB    |
|------|---------|------|------------------|------------------|---------|
| MLC  | MLC 4GB | Min. | 1,024KB          | 1,024KB          | 128KB   |
| WILC | 408     | Max. | 16,384KB         | 16,384KB         | 4,096KB |

<sup>\*</sup>Page Mapping is applied so that Max. Boot Partition and RPMB size are changed from 32MB to current values in order to cover a variety of user densities.

#### [Table 21] Maximum Enhanced Partition Size

| Device | Max. Enhanced Partition Size |
|--------|------------------------------|
| 4 GB   | 1,954,545,664 Bytes          |



# MCP Memory

[Table 22] User Density Size

| Device | User Density Size   |
|--------|---------------------|
| 4 GB   | 3,909,091,328 Bytes |

### 3.1.6 Auto Power Saving Mode

If host does not issue any command during a certain duration (1ms), after previously issued command is completed, the device enters "Power Saving mode" to reduce power consumption.

At this time, commands arriving at the device while it is in power saving mode will be serviced in normal fashion

[Table 23] Auto Power Saving Mode enter and exit

| Mode                   | Enter Condition                                                                                           | Escape Condition           |
|------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------|
| Auto Power Saving Mode | When previous operation which came from Host is completed and no command is issued during a certain time. | If Host issues any command |

[Table 24] Auto Power Saving Mode and Sleep Mode

|                | Auto Power Saving Mode | Sleep Mode |
|----------------|------------------------|------------|
| NAND Power     | ON                     | OFF        |
| GotoSleep Time | < 1ms                  | < 1ms      |

### 3.1.7 End of Life Management

The end of device life time is defined when there is no more available reserved block for bad block management in the device. When the device reaches to end of its life time, device shall change its state to permanent write protection state. In this case, write operation is not allowed any more but read operation are still allowed.

But, reliability of the operation can not be guaranteed after end of life



# 3.2 Smart Report

Samsung provides Report feature for the Host to notice the device state by Meta data. Samsung calls this Smart Report. So Customer can acquire prime factor for understanding at the beginning analysis of error. Below table is the information about Smart Report.

| Mode            | Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Customer Report | 1. Detect Error Mode 2. Detect Super Block Size 3. Detect Super Page Size 4. Detect Optimal Write Size 5. Detect Number Of Banks 6. The number of Initial Bad Block, Per Bank 7. The number of Init and Run Time Bad Block, Per Bank 8. Number of remain block in Reserved Block 9. Max, Min, Avg Erase Count 10. Number of read reclaim 11. Detect Optimal Trim Size 12. Hash code 13. Max, Min, Avg Erase Count (SLC) 14. Max, Min, Avg Erase Count (MLC) |  |  |  |

### 3.2.1 Smart Report Sequence

| Functions                  | Command                                  | Description                                                                                         |  |
|----------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|--|
| Entering Smart Report Mode | CMD62h(0xEFAC62EC)  → CMD62h(0xCCEE)     | After entering Smart Report Mode, the report-related Values are able to be checked on Read Command. |  |
| Confirming Smart Report    | CMD17h(0x0)                              | It is possible to confirm Smart Report after reading Sector 1 at Address 0.                         |  |
| Removing Smart Report Mode | CMD62h(0xEFAC62EC)<br>→ CMD62h(0xDECCEE) | Smart Report Mode is removed by this command.                                                       |  |



# MCP Memory

### 3.2.2 Smart Report Output Data (For Customer)

| Data<br>Slice | Field                               | Width   | Remark                                                                                                                                                          |  |
|---------------|-------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [3:0]         | Error Mode                          | 4 bytes | Normal: 0xD2D2D2D2, OpenFatalError: 0x37373737, RuntimeFatalError: 0x5C5C5C5C, MetaBrokenError: 0xE1E1E1E1 * In case of open error, other fields are not valid. |  |
| [7:4]         | Super Block Size                    | 4 bytes | Total Size(in byte) of simultaneously erasable physical blocks (e.g., Number of Channel * N-way Interleaving * physical block size)                             |  |
| [11:8]        | Super Page Size                     | 4 bytes | Total Size(in byte) of simultaneously programmable physical pages (e.g., Number of Channel * physical page size)                                                |  |
| [15:12]       | Optimal Write Size                  | 4 bytes | Write size(in byte) at which the device performs best (e.g., Super Page Size * N-way Interleaving)                                                              |  |
| [19:16]       | Number Of Banks                     | 4 bytes | Number of banks connecting to each NAND flash. Bad blocks are managed by each banks.                                                                            |  |
| [23:20]       | Bank0 Init Bad Block                | 4 bytes | 0                                                                                                                                                               |  |
| [27:24]       | Bank0 Init and Runtime Bad<br>Block | 4 bytes | Number of Init and Runtime defective physical blocks of plane which has the least remaining blocks in Bank0                                                     |  |
| [31:28]       | Bank0 remain reserved Block         | 4 bytes | Number of remain reserved physical blocks of plane which has the least remaining blocks in Bank0                                                                |  |
| [35:32]       | Bank1 Init Bad Block                | 4 bytes | 0                                                                                                                                                               |  |
| [39:36]       | Bank1 Init and Runtime Bad<br>Block | 4 bytes | Number of Init and Runtime defective physical blocks of plane which has the least remaining blocks in Bank1                                                     |  |
| [43:40]       | Bank1 remain reserved Block         | 4 bytes | Number of remain reserved physical blocks of plane which has the least remaining blocks in Bank1                                                                |  |
| [47:44]       | Bank2 Init Bad Block                | 4 bytes | 0                                                                                                                                                               |  |
| [51:48]       | Bank2 Init and Runtime Bad<br>Block | 4 bytes | Number of Init and Runtime defective physical blocks of plane which has the least remaining blocks in Bank2                                                     |  |
| [55:52]       | Bank2 remain reserved Block         | 4 bytes | Number of remain reserved physical blocks of plane which has the least remaining blocks in Bank2                                                                |  |
| [59:56]       | Bank3 Init Bad Block                | 4 bytes | 0                                                                                                                                                               |  |
| [63:60]       | Bank3 Init and Runtime Bad<br>Block | 4 bytes | Number of Init and Runtime defective physical blocks of plane which has the least remaining blocks in Bank3                                                     |  |
| [67:64]       | Bank3 Reserved Block                | 4 bytes | Number of remain reserved physical blocks of plane which has the least remaining blocks in Bank3                                                                |  |
| [71:68]       | Max. Erase Count                    | 4 bytes | Maximum erase count from among all physical blocks                                                                                                              |  |
| [75:72]       | Min. Erase Count                    | 4 bytes | Minimum erase count from among all physical blocks                                                                                                              |  |
| [79:76]       | Avg. Erase Count                    | 4 bytes | Average erase count of all physical blocks                                                                                                                      |  |
| [83:80]       | Read Reclaim cnt                    | 4 bytes | Number of Read Reclaim Count                                                                                                                                    |  |
| [87:84]       | Optimal Trim Size                   | 4 bytes | Optimal Trim size                                                                                                                                               |  |
| [119:88]      | Hash Code                           | 32 Byte | Hash Code                                                                                                                                                       |  |
| [123:120]     | Max. Erase Count (SLC)              | 4 bytes | Maximum erase count from among all SLC physical blocks                                                                                                          |  |
| [127:124]     | Min. Erase Count (SLC)              | 4 bytes | Minimum erase count from among all SLC physical blocks                                                                                                          |  |
| [131:128]     | Avg. Erase Count (SLC)              | 4 bytes | Average erase count of all SLC physical blocks                                                                                                                  |  |
| [135:132]     | Max. Erase Count (MLC)              | 4 bytes | Maximum erase count from among all MLC physical blocks                                                                                                          |  |
| [139:136]     | Min. Erase Count (MLC)              | 4 bytes | Minimum erase count from among all MLC physical blocks                                                                                                          |  |
| [143:140]     | Avg. Erase Count (MLC)              | 4 bytes | Average erase count of all MLC physical blocks                                                                                                                  |  |
| [511:144]     | Reserved                            |         |                                                                                                                                                                 |  |

## 3.2.3 Performance

| Density | Sequential Read (MB/s) | Sequential Write (MB/s) |
|---------|------------------------|-------------------------|
| 4 GB    | 44                     | 8                       |

<sup>\*</sup> Test Condition : Bus width x8, 52MHz DDR, 100MB File Transfer, by HDBench with USB3.0 Reader, File System Overhead is included.



### 4.0 REGISTER VALUE

## 4.1 OCR Register

The 32-bit operation conditions register stores the VDD voltage profile of the e·MMC. In addition, this register includes a status information bit. This status bit is set if the e·MMC power up procedure has been finished. The OCR register shall be implemented by all e·MMCs.

| OCR bit | VDD voltage window <sup>2</sup> Register Value                          |              |  |
|---------|-------------------------------------------------------------------------|--------------|--|
| [6:0]   | Reserved                                                                | 00 00000b    |  |
| [7]     | 1.70 - 1.95                                                             | 1b           |  |
| [14:8]  | 2.0-2.6                                                                 | 000 0000b    |  |
| [23:15] | 2.7-3.6                                                                 | 1 1111 1111b |  |
| [28:24] | Reserved                                                                | 0 0000b      |  |
| [30:29] | Access Mode 00b (byte mode) 10b (sector mode) -[ *Higher than 2GB only] |              |  |
| [31]    | e⋅MMC power up status bit (busy)¹                                       |              |  |

### 4.2 CID Register

| Name                  | Field | Width | CID-slice | CID Value              |
|-----------------------|-------|-------|-----------|------------------------|
| Manufacturer ID       | MID   | 8     | [127:120] | 0x15                   |
| Reserved              |       | 6     | [119:114] |                        |
| Card/BGA              | CBX   | 2     | [113:112] | 01                     |
| OEM/Application ID    | OID   | 8     | [111:104] | 1                      |
| Product name          | PNM   | 48    | [103:56]  | See Product name table |
| Product revision      | PRV   | 8     | [55:48]   | 2                      |
| Product serial number | PSN   | 32    | [47:16]   | 3                      |
| Manufacturing date    | MDT   | 8     | [15:8]    | 4                      |
| CRC7 checksum         | CRC   | 7     | [7:1]     | 5                      |
| not used, always '1'  | -     | 1     | [0:0]     |                        |

#### NOTE:

- 1),4),5) description are same as e.MMC JEDEC standard
  2) PRV is composed of the revision count of controller and the revision count of F/W patch
- 3) A 32 bits unsigned binary integer. (Random Number)

### 4.2.1 Product name table (In CID Register)

| Part Number     | Density | Product Name in CID Register (PNM) |
|-----------------|---------|------------------------------------|
| KMSJS000KM-B308 | 4 GB    | 0x534A5330304D                     |



<sup>1)</sup> This bit is set to LOW if the e-MMC has not finished the power up routine

<sup>2)</sup> The voltage for internal flash memory(VDDF) should be 2.7-3.6v regardless of OCR Register value.

### 4.3 CSD Register

The Card-Specific Data register provides information on how to access the e-MMC contents. The CSD defines the data format, error correction type, maximum data access time, data transfer speed, whether the DSR register can be used etc. The programmable part of the register (entries marked by W or E, see below) can be changed by CMD27. The type of the entries in the table below is coded as follows:

R : Read only

W: One time programmable and not readable.

R/W: One time programmable and readable.

W/E: Multiple writable with value kept after power failure, H/W reset assertion and any CMD0 reset and not readable.

R/W/E: Multiple writable with value kept after power failure, H/W reset assertion and any CMD0 reset and readable.

R/W/C\_P: Writable after value cleared by power failure and HW/ rest assertion (the value not cleared by CMD0 reset) and readable.

R/W/E\_P: Multiple writable with value reset after power failure, H/W reset assertion and any CMD0 reset and readable.

W/E/\_P: Multiple wtitable with value reset after power failure, H/W reset assertion and any CMD0 reset and not readable.

| Name                                             | Field              | Width  | Cell  | CSD-slice | CSD Value |
|--------------------------------------------------|--------------------|--------|-------|-----------|-----------|
| name                                             | rieid              | wiatii | Type  | C3D-Slice | 4GB       |
| CSD structure                                    | CSD_STRUCTURE      | 2      | R     | [127:126] | 0x03      |
| System specification version                     | SPEC_VERS          | 4      | R     | [125:122] | 0x04      |
| Reserved                                         | -                  | 2      | R     | [121:120] | -         |
| Data read access-time 1                          | TAAC               | 8      | R     | [119:112] | 0x27      |
| Data read access-time 2 in CLK cycles (NSAC*100) | NSAC               | 8      | R     | [111:104] | 0x01      |
| Max. bus clock frequency                         | TRAN_SPEED         | 8      | R     | [103:96]  | 0x32      |
| Card command classes                             | CCC                | 12     | R     | [95:84]   | 0xF5      |
| Max. read data block length                      | READ_BL_LEN        | 4      | R     | [83:80]   | 0x09      |
| Partial blocks for read allowed                  | READ_BL_PARTIAL    | 1      | R     | [79:79]   | 0x00      |
| Write block misalignment                         | WRITE_BLK_MISALIGN | 1      | R     | [78:78]   | 0x00      |
| Read block misalignment                          | READ_BLK_MISALIGN  | 1      | R     | [77:77]   | 0x00      |
| DSR implemented                                  | DSR_IMP            | 1      | R     | [76:76]   | 0x00      |
| Reserved                                         | -                  | 2      | R     | [75:74]   | -         |
| Card size                                        | C_SIZE             | 12     | R     | [73:62]   | 0xFFF     |
| Max. read current @ VDD min                      | VDD_R_CURR_MIN     | 3      | R     | [61:59]   | 0x06      |
| Max. read current @ VDD max                      | VDD_R_CURR_MAX     | 3      | R     | [58:56]   | 0x06      |
| Max. write current @ VDD min                     | VDD_W_CURR_MIN     | 3      | R     | [55:53]   | 0x06      |
| Max. write current @ VDD max                     | VDD_W_CURR_MAX     | 3      | R     | [52:50]   | 0x06      |
| Card size multiplier                             | C_SIZE_MULT        | 3      | R     | [49:47]   | 0x07      |
| Erase group size                                 | ERASE_GRP_SIZE     | 5      | R     | [46:42]   | 0x1F      |
| Erase group size multiplier                      | ERASE_GRP_MULT     | 5      | R     | [41:37]   | 0x1F      |
| Write protect group size                         | WP_GRP_SIZE        | 5      | R     | [36:32]   | 0x07      |
| Write protect group enable                       | WP_GRP_ENABLE      | 1      | R     | [31:31]   | 0x01      |
| Manufacturer default ECC                         | DEFAULT_ECC        | 2      | R     | [30:29]   | 0x00      |
| Write speed factor                               | R2W_FACTOR         | 3      | R     | [28:26]   | 0x02      |
| Max. write data block length                     | WRITE_BL_LEN       | 4      | R     | [25:22]   | 0x09      |
| Partial blocks for write allowed                 | WRITE_BL_PARTIAL   | 1      | R     | [21:21]   | 0x00      |
| Reserved                                         | -                  | 4      | R     | [20:17]   | -         |
| Content protection application                   | CONTENT_PROT_APP   | 1      | R     | [16:16]   | 0x00      |
| File format group                                | FILE_FORMAT_GRP    | 1      | R/W   | [15:15]   | 0x00      |
| Copy flag (OTP)                                  | COPY               | 1      | R/W   | [14:14]   | 0x01      |
| Permanent write protection                       | PERM_WRITE_PROTECT | 1      | R/W   | [13:13]   | 0x00      |
| Temporary write protection                       | TMP_WRITE_PROTECT  | 1      | R/W/E | [12:12]   | 0x00      |
| File format                                      | FILE_FORMAT        | 2      | R/W   | [11:10]   | 0x00      |
| ECC code                                         | ECC                | 2      | R/W/E | [9:8]     | 0x00      |
| CRC                                              | CRC                | 7      | R/W/E | [7:1]     | -         |
| Not used, always '1'                             | -                  | 1      | -     | [0:0]     | -         |



# 4.4 Extended CSD Register

The Extended CSD register defines the e-MMC properties and selected modes. It is 512 bytes long.

The most significant 320 bytes are the Properties segment, which defines the e-MMC capabilities and cannot be modified by the host. The lower 192 bytes are the Modes segment, which defines the configuration the e-MMC is working in. These modes can be changed by the host by means of the SWITCH command.

R: Read only

W: One time programmable and not readable.

R/W: One time programmable and readable.

W/E: Multiple writable with value kept after power failure, H/W reset assertion and any CMD0 reset and not readable.

R/W/E: Multiple writable with value kept after power failure, H/W reset assertion and any CMD0 reset and readable.

R/W/C\_P: Writable after value cleared by power failure and HW/ rest assertion (the value not cleared by CMD0 reset) and readable.

R/W/E\_P: Multiple writable with value reset after power failure, H/W reset assertion and any CMD0 reset and readable.

W/E/\_P: Multiple with value reset after power failure, H/W reset assertion and any CMD0 reset and not readable

| Name                                                     | Field                         | Size    | Cell | CSD-      | CSD Value |
|----------------------------------------------------------|-------------------------------|---------|------|-----------|-----------|
|                                                          | 1 1014                        | (Bytes) | Туре | slice     | 4GB       |
|                                                          | Properties Segme              | ent     |      |           |           |
| Reserved <sup>1</sup>                                    |                               | 7       | -    | [511:505] | -         |
| Supported Command Sets                                   | S_CMD_SET                     | 1       | R    | [504]     | 0x01      |
| HPI features                                             | HPI_FEATURES                  | 1       | R    | [503]     | 0x03      |
| Background operations support                            | BKOPS_SUPPORT                 | 1       | R    | [502]     | 0x01      |
| Reserved <sup>1</sup>                                    |                               | 255     | -    | [501:247] | -         |
| Background operations status                             | BKOPS_STATUS                  | 1       | R    | [246]     | 0x00      |
| Number of correctly programmed sectors                   | CORRECTLY_PRG_SECTOR<br>S_NUM | 4       | R    | [245:242] | 0x00      |
| I st initialization time after partitioning              | INI_TIMEOUT_AP                | 1       | R    | [241]     | 0x0A      |
| Reserved <sup>1</sup>                                    |                               | 1       | -    | [240]     | -         |
| Power class for 52MHz, DDR at 3.6V                       | PWR_CL_DDR_52_360             | 1       | R    | [239]     | 0x00      |
| Power class for 52MHz, DDR at 1.95V                      | PWR_CL_DDR_52_195             | 1       | R    | [238]     | 0x00      |
| Reserved <sup>1</sup>                                    | •                             | 2       | -    | [237:236] | -         |
| Minimum Write Performance for 8 bit at 52MHz in DDR mode | MIN_PERF_DDR_W_8_52           | 1       | R    | [235]     | 0x00      |
| Minimum Read Performance for 8 bit at 52MHz in DDR mode  | MIN_PERF_DDR_R_8_52           | 1       | R    | [234]     | 0x00      |
| Reserved <sup>1</sup>                                    |                               | 1       | -    | [233]     | -         |
| TRIM Multiplier                                          | TRIM_MULT                     | 1       | R    | [232]     | 0x02      |
| Secure Feature support                                   | SEC_FEATURE_SUPPORT           | 1       | R    | [231]     | 0x15      |
| Secure Erase Multiplier                                  | SEC_ERASE_MULT                | 1       | R    | [230]     | 0x0A      |
| Secure TRIM Multiplier                                   | SEC_TRIM_MULT                 | 1       | R    | [229]     | 0x0A      |
| Boot information                                         | BOOT_INFO                     | 1       | R    | [228]     | 0x07      |
| Reserved <sup>1</sup>                                    |                               | 1       | -    | [227]     | -         |
| Boot partition size                                      | BOOT_SIZE_MULTI <sup>2)</sup> | 1       | R/W  | [226]     | 0x08      |
| Access size                                              | ACC_SIZE                      | 1       | R    | [225]     | 0x05      |
| High-capacity erase unit size                            | HC_ERASE_GRP_SIZE             | 1       | R    | [224]     | 0x01      |
| High-capacity erase timeout                              | ERASE_TIMEOUT_MULT            | 1       | R    | [223]     | 0x01      |
| Reliable write sector count                              | REL_WR_SEC_C                  | 1       | R    | [222]     | 0x01      |
| High-capacity write protect group size                   | HC_WP_GRP_SIZE                | 1       | R    | [221]     | 0x08      |
| Sleep current (VDDF)                                     | S_C_VDDF                      | 1       | R    | [220]     | 0x07      |
| Sleep current (VDD)                                      | S_C_VDD                       | 1       | R    | [219]     | 0x07      |
| Reserved <sup>1</sup>                                    |                               | 1       | -    | [218]     | -         |
| Sleep/awake timeout                                      | S_A_TIMEOUT                   | 1       | R    | [217]     | 0x12      |
| Reserved <sup>1</sup>                                    |                               | 1       | -    | [216]     |           |



# MCP Memory

| Sector Count                                              | SEC_COUNT                 | 4      | R                           | [215:212] | 0x748000 |
|-----------------------------------------------------------|---------------------------|--------|-----------------------------|-----------|----------|
| Reserved <sup>1</sup>                                     |                           | 1      | -                           | [211]     | -        |
| Minimum Write Performance for 8bit @52MHz                 | MIN_PERF_W_8_52           | 1      | R                           | [210]     | 0x00     |
| Minimum Read Performance for 8bit @52MHz                  | MIN_PERF_R_8_52           | 1      | R                           | [209]     | 0x00     |
| Minimum Write Performance for 8bit<br>@26MHz /4bit @52MHz | MIN_PERF_W_8_26_4_52      | 1      | R                           | [208]     | 0x00     |
| Minimum Read Performance for 8bit<br>@26MHz /4bit @52MHz  | MIN_PERF_R_8_26_4_52      | 1      | R                           | [207]     | 0x00     |
| Minimum Write Performance for 4bit @26MHz                 | MIN_PERF_W_4_26           | 1      | R                           | [206]     | 0x00     |
| Minimum Read Performance for 4bit @26MHz                  | MIN_PERF_R_4_26           | 1      | R                           | [205]     | 0x00     |
| Reserved <sup>1</sup>                                     |                           | 1      | -                           | [204]     | -        |
| Power Class for 26MHz @ 3.6V                              | PWR_CL_26_360             | 1      | R                           | [203]     | 0x00     |
| Power Class for 52MHz @ 3.6V                              | PWR_CL_52_360             | 1      | R                           | [202]     | 0x00     |
| Power Class for 26MHz @ 1.95V                             | PWR_CL_26_195             | 1      | R                           | [201]     | 0x00     |
| Power Class for 52MHz @ 1.95V                             | PWR_CL_52_195             | 1      | R                           | [200]     | 0x00     |
| Partition switching timing                                | PARTITION_SWITCH_TIME     | 1      | R                           | [199]     | 0x01     |
| Out-of-interrupt busy timing                              | OUT_OF_INTERRUPT_TIME     | 1      | R                           | [198]     | 0x01     |
| Reserved <sup>1</sup>                                     | 1                         | 1      | -                           | [197]     | -        |
| Card Type                                                 | CARD_TYPE                 | 1      | R                           | [196]     | 0x07     |
| Reserved <sup>1</sup>                                     | _                         | 1      | _                           | [195]     | -        |
| CSD Structure Version                                     | CSD_STRUCTURE             | 1      | R                           | [194]     | 0x02     |
| Reserved <sup>1</sup>                                     | 005_01110010112           | <br>1  |                             | [193]     |          |
| Extended CSD Revision                                     | EVT CCD DEV               | '<br>1 | R                           |           | 0,05     |
| Exterided CSD Revision                                    | EXT_CSD_REV  Modes Segmen |        | K                           | [192]     | 0x05     |
| Command Set                                               | CMD_SET                   | 1      | R/W                         | [101]     | 0x00     |
|                                                           | CIVID_3E1                 |        |                             | [191]     |          |
| Reserved <sup>1</sup>                                     |                           | 1      |                             | [190]     | -        |
| Command Set Revision                                      | CMD_SET_REV               | 1      | R                           | [189]     | 0x00     |
| Reserved <sup>1</sup>                                     |                           | 1      | -                           | [188]     | <u>-</u> |
| Power Class                                               | POWER_CLASS               | 1      | R/W                         | [187]     | 0x00     |
| Reserved <sup>1</sup>                                     |                           | 1      | -                           | [186]     | -        |
| High Speed Interface Timing                               | HS_TIMING                 | 1      | R/W                         | [185]     | 0x00     |
| Reserved <sup>1</sup>                                     |                           | 1      | -                           | [184]     | -        |
| Bus Width Mode                                            | BUS_WIDTH                 | 1      | W/E_P                       | [183]     | 0x00     |
| Reserved <sup>1</sup>                                     |                           | 1      | -                           | [182]     | -        |
| Erased Memory Content                                     | ERASED_MEM_CONT           | 1      | R                           | [181]     | 0x00     |
| Reserved <sup>1</sup>                                     |                           | 1      | -                           | [180]     | -        |
| Partition configurationn                                  | PARTITION_CONFIG          | 1      | R/W/E&<br>R/W/E_P           | [179]     | 0x00     |
| Boot config protection                                    | BOOT_CONFIG_PRPT          | 1      | R/W &<br>R/W/C_P            | [178]     | 0x00     |
| Boot bus width1                                           | BOOT_BUS_WIDTH            | 1      | R/W/E                       | [177]     | 0x00     |
| Reserved <sup>1</sup>                                     |                           | 1      | -                           | [176]     | -        |
| High-density erase group definition                       | ERASE_GROUP_DEF           | 1      | R/W/E_P                     | [175]     | 0x00     |
| Reserved <sup>1</sup>                                     | _ <del>_</del>            | 1      | -                           | [174]     | -        |
| Boot area write proection register                        | BOOT_WP                   | 1      | R/W &<br>R/W/C_P            | [173]     | 0x00     |
| Reserved <sup>1</sup>                                     |                           | 1      | -                           | [172]     | -        |
| User area write protection register                       | USER_WP                   | 1      | R/W,<br>R/W/C_P&<br>R/W/E_P | [171]     | 0x00     |



# MCP Memory

| Reserved <sup>1</sup>                  |                                 |     | -       | [170]     | -     |
|----------------------------------------|---------------------------------|-----|---------|-----------|-------|
| FW configuration                       | FW_CONFIG                       | 1   | R/W     | [169]     | 0x00  |
| RPMB Size                              | RPMB_SIZE_MULT                  | 1   | R       | [168]     | 0x01  |
| Write reliability setting register     | WR_REL_SET                      | 1   | R/W     | [167]     | 0x1F  |
| Write reliability parameter register   | WR_REL_PARAM                    | 1   | R       | [166]     | 0x05  |
| Reserved <sup>1</sup>                  |                                 | 1   | -       | [165]     | -     |
| Manually start background operations   | BKOPS_START                     | 1   | W/E_P   | [164]     | 0x00  |
| Enable background operations handshake | BKOPS_EN                        | 1   | R/W     | [163]     | 0x00  |
| H/W reset function                     | RST_n_FUNCTION                  | 1   | R/W     | [162]     | 0x00  |
| HPI management                         | HPI_MGMT                        | 1   | R/W/E_P | [161]     | 0x00  |
| Partitoning support                    | RARTITIONING_SUPPORT            | 1   | R       | [160]     | 0x03  |
| Max Enhanced Area Size                 | MAX_ENH_SIZE_MULT               | 3   | R       | [159:157] | 0x1D2 |
| Partitions attribute                   | PARTITIONS_ATTRIBUTE            | 1   | R/W     | [156]     | 0x00  |
| Paritioning Setting                    | PARTITION_SETTING_COMP<br>LETED | 1   | R/W     | [155]     | 0x00  |
| General Purpose Partition Size         | GP_SIZE_MULT                    | 12  | R/W     | [154:143] | 0x00  |
| Enhanced User Data Area Size           | ENH_SIZE_MULT                   | 3   | R/W     | [142:140] | 0x00  |
| Enhanced User Data Start Address       | ENH_START_ADDR                  | 4   | R/W     | [139:136] | 0x00  |
| Reserved <sup>1</sup>                  |                                 | 1   | -       | [135]     | -     |
| Bad Block Management mode              | SEC_BAD_BLK_MGMT                | 1   | R/W     | [134]     | 0x00  |
| Reserved <sup>1</sup>                  | •                               | 134 | -       | [133:0]   | -     |

NOTE:



<sup>1)</sup> Reserved bits should be read as "0."

# MCP Memory

# **5.0 AC PARAMETER**

### 5.1 Time Parameter

| Timing Paramter                          | Max. Value | Unit |
|------------------------------------------|------------|------|
| Initialization Time (tINIT)              | 1          | s    |
| Read Timeout                             | 100        | ms   |
| Write Timeout                            | 350        | ms   |
| Erase Timeout                            | 10         | ms   |
| Force Erase Timeout                      | 3          | min  |
| Secure Erase Timeout                     | 3          | s    |
| Secure Trim step1 Timeout 1)             | 600        | ms   |
| Secure Trim step2 Timeout                | 3          | s    |
| Trim Timeout 1)                          | 600        | ms   |
| Partition Switching Timeout (after Init) | 100        | us   |

#### NOTE:

1) If 8KB Size and Address are aligned, Max. Timeout value is 300ms

### 5.2 Bus Timing Parameter



Data must always be sampled on the rising edge of the clock.

Figure 5. Bus signal levels



# MCP Memory

### Default (under 26MHz)

| Parameter                            | Symbol                                                                   | Min             | Max    | Unit | Remark <sup>1</sup>               |  |  |  |
|--------------------------------------|--------------------------------------------------------------------------|-----------------|--------|------|-----------------------------------|--|--|--|
| Clock CL                             | Clock CLK(All values are referred to $\min(V_{IH})$ and $\max(V_{IL})^2$ |                 |        |      |                                   |  |  |  |
| Clock frequency Data Transfer Mode3  | fPP                                                                      | 04              | 26     | MHz  | CL <= 30 pF<br>Tolerance: +100KHz |  |  |  |
| Clock frequency Identification Mode  | f <sub>OD</sub>                                                          | 04              | 400    | kHz  | Tolerance: +20KHz                 |  |  |  |
| Clock low time                       | t <sub>WL</sub>                                                          | 10              |        | ns   | C <sub>L</sub> <= 30 pF           |  |  |  |
| Clock high time                      | t <sub>WH</sub>                                                          | 10              |        |      |                                   |  |  |  |
| Clock rise time <sup>5</sup>         | t <sub>TLH</sub>                                                         |                 | 10     | ns   | C <sub>L</sub> <= 30 pF           |  |  |  |
| Clock fall time                      | t <sub>THL</sub>                                                         |                 | 10     | ns   | C <sub>L</sub> <= 30 pF           |  |  |  |
|                                      | Inputs CMD, DA                                                           | T (referenced t | o CLK) |      |                                   |  |  |  |
| Input set-up time                    | t <sub>ISU</sub>                                                         | 3               |        | ns   | C <sub>L</sub> <= 30 pF           |  |  |  |
| Input hold time                      | t <sub>IH</sub>                                                          | 3               |        | ns   | C <sub>L</sub> <= 30 pF           |  |  |  |
| Outputs CMD, DAT (referenced to CLK) |                                                                          |                 |        |      |                                   |  |  |  |
| Output hold time                     | t <sub>OH</sub>                                                          | 8.3             |        | ns   | CL <= 30 pF                       |  |  |  |
| Output set-up time                   | t <sub>OSU</sub>                                                         | 11.7            |        | ns   | CL <= 30 pF                       |  |  |  |

#### NOTE:

- 1)The card must always start with the backward-compatible interface timing mode can be switched to high-speed interface timing by the host sending the SWITCH command (CMD6) with the argument for high-speed interface select.
- 2) CLK timing is measured at 50% of VDD.
- 3) For compatibility with cards that suport the v4.2 standard or earlier verison, host should not use>20MHz before switching to high-speed interface timing.
- 4) Frequency is periodically sampled and is not 100% tested.
- 5) CLK rise and fall times are measured by  $\min(V_{IH})$  and  $\max(V_{IL})$ .

### **High-Speed Mode**

| Parameter                                       | Symbol                | Min                           | Max                                    | Unit | Remark                  |
|-------------------------------------------------|-----------------------|-------------------------------|----------------------------------------|------|-------------------------|
| Clock CL                                        | K(All values are refe | rred to min(V <sub>IH</sub> ) | and max(V <sub>IL</sub> ) <sup>1</sup> |      |                         |
| Clock frequency Data Transfer Mode <sup>2</sup> | f <sub>PP</sub>       | 03                            | 52 <sup>4)</sup>                       | MHz  | C <sub>L</sub> <= 30 pF |
| Clock frequency Identification Mode             | f <sub>OD</sub>       | 03                            | 400                                    | kHz  | CL <= 30 pF             |
| Clock low time                                  | t <sub>WL</sub>       | 6.5                           |                                        | ns   | C <sub>L</sub> <= 30 pF |
| Clock High time                                 | t <sub>WH</sub>       | 6.5                           |                                        | ns   | C <sub>L</sub> <= 30 pF |
| Clock rise time <sup>5</sup>                    | t <sub>TLH</sub>      |                               | 3                                      | ns   | C <sub>L</sub> <= 30 pF |
| Clock fall time                                 | t <sub>THL</sub>      |                               | 3                                      | ns   | C <sub>L</sub> <= 30 pF |
|                                                 | Inputs CMD, DAT       | (referenced to C              | CLK)                                   |      |                         |
| Input set-up time                               | t <sub>ISU</sub>      | 3                             |                                        | ns   | C <sub>L</sub> <= 30 pF |
| Input hold time                                 | t <sub>IH</sub>       | 3                             |                                        | ns   | C <sub>L</sub> <= 30 pF |
|                                                 | Outputs CMD, DAT      | (referenced to                | CLK)                                   | 1    |                         |
| Output Delay time during Data Transfer Mode     | t <sub>ODLY</sub>     |                               | 13.7                                   | ns   | CL <= 30 pF             |
| Output hold time                                | t <sub>OH</sub>       | 2.5                           |                                        |      | C <sub>L</sub> <= 30 pF |
| Signal rise time                                | t <sub>RISE</sub>     |                               | 3                                      | ns   | C <sub>L</sub> <= 30 pF |
| Signal fall time                                | t <sub>FALL</sub>     |                               | 3                                      | ns   | C <sub>L</sub> <= 30 pF |

- NOTE:
  1) CLK timing is measured at 50% of VDD.
- 2) A MultiMediaCard shall support the full frequency range from 0-26MHz, or 0-52MHz
- 3) Frequency is periodically sampled and is not 100% tested.
- 4) Card can operate as high-speed card interface timing at 26MHz clock frequency.

  5) CLK rise and fall times are measured by min(V<sub>IH</sub>) and max(V<sub>IL</sub>), and outputs CMD, DAT rise and fall times are measured by min(V<sub>IH</sub>) and max(V<sub>IL</sub>), and outputs CMD, DAT rise and fall times are measured by  $\,\, min(V_{OH})$  and  $max(V_{OL}).$



### 5.3 Bus timing for DAT signals during 2x data rate operation

These timings applies to the DAT[7:0] signals only when the device is configured for dual data mode operation. In this dual data mode, the DAT signals operates synchronously of both the rising and the falling edges of CLK. The CMD signal still operates synchronously of the rising edge of CLK and there fore it complies with the bus timing specified in chapter 7.2, Therefore there is no timing change for the CMD signal



Figure 6. Timing diagram: data input/output in dual data rate mode

### 5.3.1 Dual data rate interface timings

[Table 25] High-speed dual rate interface timing

| Parameter                                   | Symbol                                 | Min              | Max.      | Unit | Remark <sup>1</sup>          |  |  |  |  |
|---------------------------------------------|----------------------------------------|------------------|-----------|------|------------------------------|--|--|--|--|
|                                             | Input CLK <sup>1</sup>                 |                  |           |      |                              |  |  |  |  |
| Clock duty cycle                            |                                        | 45               | 55        | %    | Includes jitter, phase noise |  |  |  |  |
|                                             | Input DAT (referenced to CLK-DDR mode) |                  |           |      |                              |  |  |  |  |
| Input set-up time                           | tISUddr                                | 2.5              |           | ns   | CL ≤ 20 pF                   |  |  |  |  |
| Input hold time                             | tlHddr                                 | 2.5              |           | ns   | CL ≤ 20 pF                   |  |  |  |  |
|                                             | Output DAT (refe                       | erenced to CLK-I | DDR mode) |      |                              |  |  |  |  |
| Output delay time during data transfer      | tODLYddr                               | 1.5              | 7         | ns   | CL ≤ 20 pF                   |  |  |  |  |
| Signal rise time (all signals) <sup>2</sup> | tRISE                                  |                  | 2         | ns   | CL ≤ 20 pF                   |  |  |  |  |
| Signal fall time (all signals)              | tFALL                                  |                  | 2         | ns   | CL ≤ 20 pF                   |  |  |  |  |

### NOTE:



<sup>1)</sup> CLK timing is measuted at 50% of VDD

<sup>2)</sup> Inputs CMD, DAT rise and fall times are measured by min  $(V_{IH})$  and max $(V_{IL})$ , and outputs CMD,DATrise and fall times measured by min  $(V_{OH})$  and max $(V_{OL})$ 

### 5.4 Bus signal levels

As the bus can be supplied with a variable supply voltage, all signal levels are related to the supply voltage.



### 5.4.1 Open-drain mode bus signal level

[Table 26] Open-drain bus signal level

| Parameter           | Symbol          | Min                   | Max. | Unit | Conditions                |
|---------------------|-----------------|-----------------------|------|------|---------------------------|
| Output HIGH voltage | V <sub>OH</sub> | V <sub>DD</sub> - 0.2 |      | V    | I <sub>OH</sub> = -100 uA |
| Output LOW voltage  | V <sub>OL</sub> |                       | 0.3  | V    | I <sub>OL</sub> = 2 mA    |

The input levels are identical with the push-pull mode bus signal levels.

#### 5.4.2 Push-pull mode bus signal level.high-voltage MultiMediaCard

To meet the requirements of the JEDEC standard JESD8C.01, the card input and output voltages shall be within the following specified ranges for any  $V_{DD}$  of the allowed voltage range:

[Table 27] Push-pull signal level.high-voltage MultiMediaCard

| Parameter           | Symbol          | Min                   | Max.                  | Unit | Conditions                                    |
|---------------------|-----------------|-----------------------|-----------------------|------|-----------------------------------------------|
| Output HIGH voltage | V <sub>OH</sub> | 0.75*V <sub>DD</sub>  |                       | V    | $I_{OH} = -100 \text{ uA@V}_{DD} \text{ min}$ |
| Output LOW voltage  | V <sub>OL</sub> |                       | 0.125*V <sub>DD</sub> | V    | I <sub>OL</sub> = 100 uA@V <sub>DD</sub> min  |
| Input HIGH voltage  | V <sub>IH</sub> | 0.625*V <sub>DD</sub> | V <sub>DD</sub> + 0.3 | V    |                                               |
| Input LOW voltage   | V <sub>IL</sub> | V <sub>SS</sub> - 0.3 | 0.25*V <sub>DD</sub>  | V    |                                               |

### 5.4.3 Push-pull mode bus signal level.dual-voltage MultiMediaCard

The definition of the I/O signal levels for the Dual voltage MultiMediaCard changes as a function of V<sub>DD</sub>.

- 2.7V 3.6V: Identical to the High Voltage MultiMediaCard (refer to Chapter 5.4.2 on page31 above).
- 1.95V 2.7V: Undefined. The card is not operating at this voltage range.
- 1.70V 1.95V: Compatible with EIA/JEDEC Standard "EIA/JESD8-7 Normal Range" as defined in the following table.

[Table 28] Push-pull signal level—dual-voltage MultiMediaCard

| Parameter           | Symbol          | Min                                | Max.                               | Unit | Conditions             |
|---------------------|-----------------|------------------------------------|------------------------------------|------|------------------------|
| Output HIGH voltage | V <sub>OH</sub> | V <sub>DD</sub> - 0.45V            |                                    | V    | I <sub>OH</sub> = -2mA |
| Output LOW voltage  | V <sub>OL</sub> |                                    | 0.45V                              | V    | I <sub>OL</sub> = 2mA  |
| Input HIGH voltage  | V <sub>IH</sub> | 0.65*V <sub>DD</sub> <sup>1)</sup> | V <sub>DD</sub> + 0.3              | V    |                        |
| Input LOW voltage   | V <sub>IL</sub> | V <sub>SS</sub> - 0.3              | 0.35*V <sub>DD</sub> <sup>2)</sup> | V    |                        |

#### NOTE

- 1) 0.7\*V<sub>DD</sub> for MMC4.3 and older revisions.
- 2) 0.3\*V<sub>DD</sub> for MMC4.3 and older revisions.



### 5.4.4 Push-pull mode bus signal level.e·MMC

The definition of the I/O signal levels for the e·MMC devices changes as a function of VCCQ.

- 2.7V-3.6: Identical to the High Voltage MultiMediaCard (refer to Chapter 5.4.2 on page31).
- 1.95- 2.7V: Undefined. The e-MMCdevice is not operating at this voltage range.
- 1.65V-1.95V: Identical to the 1.8V range for the Dual Voltage MultiMediaCard (refer to Chapter 5.4.3 on page31).
- 1.3V 1.65V: Undefined. The e-MMC device is not operating at this voltage range.
- 1.1V-1.3V: Compatible with EIA/JEDEC Standard "JESD8-12A.01 normal range: as defined in the following table.

[Table 29] Push-pull signal level.1.1V-1.3V VCCQ range e·MMC

| Parameter           | Symbol          | Min                   | Max.                   | Unit | Conditions             |
|---------------------|-----------------|-----------------------|------------------------|------|------------------------|
| Output HIGH voltage | V <sub>OH</sub> | 0.75V <sub>CCQ</sub>  |                        | V    | I <sub>OH</sub> = -2mA |
| Output LOW voltage  | V <sub>OL</sub> |                       | 0.25V <sub>CCQ</sub>   | V    | I <sub>OL</sub> = 2mA  |
| Input HIGH voltage  | $V_{IH}$        | 0.65*V <sub>CCQ</sub> | V <sub>CCQ</sub> + 0.3 | V    |                        |
| Input LOW voltage   | V <sub>IL</sub> | V <sub>SS</sub> - 0.3 | 0.35*V <sub>CCQ</sub>  | V    |                        |



### 6.0 DC PARAMETER

# 6.1 Active Power Consumption during operation

| Density | NAND Type    | CTRL | NAND | Unit |
|---------|--------------|------|------|------|
| 4GB     | 32Gb MLC x 1 | 100  | 50   | mA   |

<sup>\*</sup> Power Measurement conditions: Bus configuration =x8 @52MHz

### 6.2 Standby Power Consumption in auto power saving mode and standby state.

| Density            | Density NAND Type |      | CTRL      |      | NAND |    |  |
|--------------------|-------------------|------|-----------|------|------|----|--|
| Delisity NAND Type | 25°C(Typ)         | 85°C | 25°C(Typ) | 85°C | Unit |    |  |
| 4GB                | 32Gb MLC x 1      | 100  | 250       | 15   | 50   | uA |  |

#### NOTE:

### 6.3 Sleep Power Consumption in Sleep State

| Density NAND Type | СТ           | RL        | NAND | Unit            |        |
|-------------------|--------------|-----------|------|-----------------|--------|
|                   | IVAND Type   | 25°C(Typ) | 85°C | HAND            | O.I.I. |
| 4GB               | 32Gb MLC x 1 | 100       | 250  | 0 <sup>1)</sup> | uA     |

#### NOTE:

Power Measurement conditions: Bus configuration =x8 @52MHz

### 6.4 Supply Voltage

| Item | Min        | Max        | Unit |
|------|------------|------------|------|
| VDD  | 1.70 (2.7) | 1.95 (3.6) | V    |
| VDDF | 2.7        | 3.6        | V    |
| Vss  | -0.5       | 0.5        | V    |

# 6.5 Bus Operating Conditions

| Parameter                 | Min  | Max | Unit |
|---------------------------|------|-----|------|
| Peak voltage on all lines | -0.5 | 3.6 | V    |
| Input Leakage Current     | -2   | 2   | μΑ   |
| Output Leakage Current    | -2   | 2   | μΑ   |



<sup>\*</sup> The measurement for max RMS current is the average RMS current consumption over a period of 100ms.

Power Measurement conditions: Bus configuration =x8 @52MHz , No CLK \*Typical value is measured at Vcc=3.3V, TA=25°C. Not 100% tested.

<sup>1)</sup> In auto power saving mode , NAND power can not be turned off .However in sleep mode NAND power can be turned off. If NAND power is alive , NAND power is same with that of the Standby state.

# 6.6 Bus Signal Line Load

The total capacitance  $C_L$  of each line of the e·MMC bus is the sum of the bus master capacitance  $C_{HOST}$ , the bus capacitance  $C_{BUS}$  itself and the capacitance  $C_{movi}$  of the e·MMC connected to this line:

$$C_L = C_{HOST} + C_{BUS} + C_{movi}$$

The sum of the host and bus capacitances should be under 20pF.

| Parameter                             | Symbol            | Min | Тур. | Max | Unit | Remark                                |
|---------------------------------------|-------------------|-----|------|-----|------|---------------------------------------|
| Pull-up resistance for CMD            | R <sub>CMD</sub>  | 4.7 |      | 100 | KOhm | to prevent bus floating               |
| Pull-up resistance for DAT0-DAT7      | R <sub>DAT</sub>  | 10  |      | 100 | KOhm | to prevent bus floating               |
| Internal pull up resistance DAT1-DAT7 | R <sub>int</sub>  | 10  |      | 150 | KOhm | to prevent unconnected lines floating |
| Single e·MMC capacitance              | C <sub>movi</sub> |     | 7    | 12  | pF   |                                       |
| Maximum signal line inductance        |                   |     |      | 16  | nH   | f <sub>PP</sub> <= 52 MHz             |



# A. e·MMC Connection Guide

This Connection guide is an example for customers to adopt e·MMC more easily

- This appendix is just guideline for e·MMC connection. This value and schematic can be changed depending on the system environment.
- Coupling capacitor should be connected with VDD and VSS as closely as possible.
- VDDI Capacitor is min 0.1uF
- Impedance on CLK match is needed.
- SAMSUNG recommends  $27\Omega$  for resistance on CLK line. However  $0\Omega$  ~47 $\Omega$  is also available.
- If host does not have a plan to use H/W reset, it is not needed to put  $50K\Omega$  pull-up resistance on H/W rest line.
- SMASUNG Recommends to separate VDD and VDDF power.

### A.1 x8 support Host connection Guide



## A.2 x4 support Host connection Guide





4Gb DDP (64M x32 + 64M x32) 2/CS,2CKE Mobile DDR SDRAM



# 1.0 FUNCTIONAL BLOCK DIAGRAM





## 2.0 FUNCTIONAL DESCRIPTION



Figure 1. State diagram



## 3.0 MODE REGISTER DEFINITION

### 3.1 Mode Register Set (MRS)

The mode register is designed to support the various operating modes of Mobile DDR SDRAM. It includes Cas latency, addressing mode, burst length, test mode and vendor specific options to make Mobile DDR SDRAM useful for variety of applications. The mode register is written by asserting low on  $\overline{CS}$ ,  $\overline{RAS}$ ,  $\overline{CAS}$  and  $\overline{WE}$  (The Mobile DDR SDRAM should be in active mode with  $\underline{CKE}$  already high prior to writing into the mode register). The states of address pins A0  $\sim$  A13 and BA0, BA1 in the same cycle as  $\overline{CS}$ ,  $\overline{RAS}$ ,  $\overline{CAS}$  and  $\overline{WE}$  going low are written in the mode register. Two clock cycles are required to complete the write operation in the mode register. Even if the power-up sequence is finished and some read or write operation is executed afterward, the mode register contents can be changed with the same command and two clock cycles. This command must be issued only when all banks are in the idle state. The mode register is divided into various fields depending on functionality. The burst length uses A0  $\sim$  A2, addressing mode uses A3, Cas latency (read latency from column address) uses A4  $\sim$  A6, A7  $\sim$  A13 is used for test mode. BA0 and BA1 must be set to low for proper MRS operation



Figure 2. Mode Register Set

#### NOTE:

1) RFU (Reserved for future use) should stay "0" during MRS cycle



[Table 1] Burst address ordering for burst length

| Burst<br>Length | Starting Address<br>(A3, A2, A1, A0) | Sequential Mode                                      | Interleave Mode                                     |
|-----------------|--------------------------------------|------------------------------------------------------|-----------------------------------------------------|
| 2               | xxx0                                 | 0, 1                                                 | 0, 1                                                |
| 2               | xxx1                                 | 1, 0                                                 | 1, 0                                                |
|                 | xx00                                 | 0, 1, 2, 3                                           | 0, 1, 2, 3                                          |
| 4               | xx01                                 | 1, 2, 3, 0                                           | 1, 0, 3, 2                                          |
| 4               | xx10                                 | 2, 3, 0, 1                                           | 2, 3, 0, 1                                          |
|                 | xx11                                 | 3, 0, 1, 2                                           | 3, 2, 1, 0                                          |
|                 | x000                                 | 0, 1, 2, 3, 4, 5, 6, 7                               | 0, 1, 2, 3, 4, 5, 6, 7                              |
|                 | x001                                 | 1, 2, 3, 4, 5, 6, 7, 0                               | 1, 0, 3, 2, 5, 4, 7, 6                              |
|                 | x010                                 | 2, 3, 4, 5, 6, 7, 0, 1                               | 2, 3, 0, 1, 6, 7, 4, 5                              |
| 8               | x011                                 | 3, 4, 5, 6, 7, 0, 1, 2                               | 3, 2, 1, 0, 7, 6, 5, 4                              |
| 0               | x100                                 | 4, 5, 6, 7, 0, 1, 2, 3                               | 4, 5, 6, 7, 0, 1, 2, 3                              |
|                 | x101                                 | 5, 6, 7, 0, 1, 2, 3, 4                               | 5, 4, 7, 6, 1, 0, 3, 2                              |
|                 | x110                                 | 6, 7, 0, 1, 2, 3, 4, 5                               | 6, 7, 4, 5, 2, 3, 0, 1                              |
|                 | x111                                 | 7, 0, 1, 2, 3, 4, 5, 6                               | 7, 6, 5, 4, 3, 2, 1, 0                              |
|                 | 0000                                 | 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14,15  | 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14,15 |
|                 | 0001                                 | 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14,15, 0  | 1, 0, 3, 2, 5, 4, 7, 6, 9, 8, 11,10,13,12,15,14     |
|                 | 0010                                 | 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14,15, 0, 1  | 2, 3, 0, 1, 6, 7, 4, 5,10,11, 8, 9, 14,15,12,13     |
|                 | 0011                                 | 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14,15, 0, 1, 2  | 3, 2, 1, 0, 7, 6, 5, 4,11,10, 9, 8, 15,14,13,12     |
|                 | 0100                                 | 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14,15, 0, 1, 2, 3  | 4, 5, 6, 7, 0, 1, 2, 3,12,13,14,15, 8, 9, 10,11     |
|                 | 0101                                 | 5, 6, 7,8, 9, 10, 11, 12, 13, 14,15, 0, 1, 2, 3, 4   | 5, 4, 7, 6, 1, 0, 3, 2,13,12,15,14, 9, 8,11,10      |
|                 | 0110                                 | 6, 7, 8, 9, 10, 11, 12, 13, 14,15, 0, 1, 2, 3, 4, 5  | 6, 7, 4, 5, 2, 3, 0, 1,14,15,12,13,10,11, 8, 9      |
| 16              | 0111                                 | 7, 8, 9, 10, 11, 12, 13, 14,15, 0, 1, 2, 3, 4, 5, 6  | 7, 6, 5, 4, 3, 2, 1, 0, 15,14,13,12,11,10, 9, 8     |
| 10              | 1000                                 | 8, 9, 10, 11, 12, 13, 14,15, 0, 1, 2, 3, 4, 5, 6, 7  | 8, 9,10,11,12,13,14,15, 0, 1, 2, 3, 4, 5, 6, 7      |
|                 | 1001                                 | 9, 10, 11, 12, 13, 14,15, 0, 1, 2, 3, 4, 5, 6, 7, 8  | 9, 8, 11,10,13,12,15,14,1, 0, 3, 2, 5, 4, 7, 6      |
|                 | 1010                                 | 10, 11, 12, 13, 14, 15, 0, 1, 2, 3, 4, 5, 6, 7, 8, 9 | 10,11, 8, 9, 14,15,12,13, 2, 3, 0, 1, 6, 7, 4, 5    |
|                 | 1011                                 | 11, 12, 13, 14, 15, 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10 | 11,10, 9, 8, 15,14,13,12, 3, 2, 1, 0, 7, 6, 5, 4    |
|                 | 1100                                 | 12, 13, 14, 15, 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 | 12,13,14,15, 8, 9, 10,11, 4, 5, 6, 7, 0, 1, 2, 3    |
|                 | 1101                                 | 13, 14, 15, 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11,12  | 13,12,15,14, 9, 8,11,10, 5, 4, 7, 6, 1, 0, 3, 2     |
|                 | 1110                                 | 14, 15, 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13 | 14,15,12,13,10,11, 8, 9, 6, 7, 4, 5, 2, 3, 0, 1     |
|                 | 1111                                 | 15, 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14 | 15,14,13,12,11,10, 9, 8, 7, 6, 5, 4, 3, 2, 1, 0     |



## 3.2 Extended Mode Register Set (EMRS)

The extended mode register is designed to support for the desired operating modes of DDR SDRAM. The extended mode register is written by asserting low on  $\overline{CS}$ ,  $\overline{RAS}$ ,  $\overline{CAS}$ ,  $\overline{WE}$  and high on BA1, low on BA0(The Mobile DDR SDRAM should be in all bank precharge with CKE already high prior to writing into the extended mode register). The state of address pins A0 ~ A13 in the same cycle as  $\overline{CS}$ ,  $\overline{RAS}$ ,  $\overline{CAS}$  and  $\overline{WE}$  going low is written in the extended mode register. Two clock cycles are required to complete the write operation in the extended mode register. Even if the power-up sequence is finished and some read or write operations is executed afterward, the mode register contents can be changed with the same command and two clock cycles. But this command must be issued only when all banks are in the idle state. A0 - A2 are used for partial array self refresh and A5 - A7 are used for driver strength control. "High" on BA1 and "Low" on BA0 are used for EMRS. All the other address pins except A0,A1,A2,A5,A6,A7, BA1, BA0 must be set to low for proper EMRS operation. Refer to the table for specific codes.



Figure 3. Extended Mode Register Set

#### NOTE:

1) RFU (Reserved for future use) should stay "0" during EMRS cycle



# 3.3 Internal Temperature Compensated Self Refresh (TCSR)

- 1. In order to save power consumption, this Mobile DRAM includes the internal temperature sensor and control units to control the self refresh cycle automatically according to the real device temperature.
- 2. TCSR ranges for IDD6 shown in the table are only examples.
- 3. If the EMRS for external TCSR is issued by the controller, this EMRS code for TCSR is ignored.

|                   |            | Unit      |           |                |
|-------------------|------------|-----------|-----------|----------------|
| Temperature Range | Full Array | 1/2 Array | 1/4 Array | Offic          |
| 85 °C             | 3400       | 2800      | 2400      | uA             |
| 45 °C             | 800        | 540       | 400       | u <sub>A</sub> |

#### NOTE:

## 3.4 Partial Array Self Refresh (PASR)

- 1. In order to save power consumption, Mobile DDR SDRAM includes PASR option.
- 2. Mobile DDR SDRAM supports three kinds of PASR in self refresh mode; Full array, 1/2 Array, 1/4 Array.

| BA1=0 | BA1=0 |
|-------|-------|
| BA0=0 | BA0=1 |
| BA1=1 | BA1=1 |
| BA0=0 | BA0=1 |

- Full Array

| BA1=0 | BA1=0 |
|-------|-------|
| BA0=0 | BA0=1 |
| BA1=1 | BA1=1 |
| BA0=0 | BA0=1 |

- 1/2 Array

| BA1=0 | BA1=0 |
|-------|-------|
| BA0=0 | BA0=1 |
| BA1=1 | BA1=1 |
| BA0=0 | BA0=1 |

- 1/4 Array



**Partial Self Refresh Area** 

Figure 4. EMRS code and TCSR, PASR



<sup>1)</sup> IDD6 85°C is guaranteed, IDD6 45°C is typical value.

## 4.0 ABSOLUTE MAXIMUM RATINGS

| Parameter                                          | Symbol                             | Value       | Unit |
|----------------------------------------------------|------------------------------------|-------------|------|
| Voltage on any pin relative to VSS                 | V <sub>IN</sub> , V <sub>OUT</sub> | -0.5 ~ 2.7  | V    |
| Voltage on V <sub>DD</sub> supply relative to VSS  | VDD                                | -0.5 ~ 2.7  | V    |
| Voltage on V <sub>DDQ</sub> supply relative to VSS | VDDQ                               | -0.5 ~ 2.7  | V    |
| Storage temperature                                | T <sub>STG</sub>                   | -55 ~ + 150 | °C   |
| Power dissipation                                  | P <sub>D</sub>                     | 1.0         | W    |
| Short circuit current                              | I <sub>OS</sub>                    | 50          | mA   |

#### NOTE:

- 1) Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.
  2) Functional operation should be restricted to recommend operation condition.
- 3) Exposure to higher than recommended voltage for extended periods of time could affect device reliability.

## 5.0 DC OPERATING CONDITIONS

Recommended operating conditions (Voltage referenced to VSS=0V,  $T_C$  = -25°C to 85°C)

| Parameter                                              | Symbol               | Min        | Max        | Unit | Note                     |
|--------------------------------------------------------|----------------------|------------|------------|------|--------------------------|
| Supply voltage (for device with a nominal VDD of 1.8V) | VDD                  | 1.7        | 1.95       | V    | 1                        |
| I/O Supply voltage                                     | VDDQ                 | 1.7        | 1.95       | V    | 1                        |
| Input logic high voltage (for Add.)                    | V <sub>IH</sub> (DC) | 0.8 x VDDQ | VDDQ+0.3   | V    | 2                        |
| Input logic high voltage (for Data)                    | VIH (DO)             | 0.7 x VDDQ | VDDQ+0.3   | V    | 2                        |
| Input logic low voltage (for Add.)                     | V <sub>II</sub> (DC) | -0.3       | 0.2 x VDDQ | V    | 2                        |
| Input logic low voltage (for Data)                     | VIL (DO)             | -0.3       | 0.3 x VDDQ | V    | ۷                        |
| Output logic high voltage                              | V <sub>OH</sub> (DC) | 0.9 x VDDQ | -          | V    | I <sub>OH</sub> = -0.1mA |
| Output logic low voltage                               | V <sub>OL</sub> (DC) | -          | 0.1 x VDDQ | V    | I <sub>OL</sub> = 0.1mA  |
| Input leakage current                                  | lı                   | -4         | 4          | uA   | 3                        |
| Output leakage current                                 | I <sub>OZ</sub>      | -10        | 10         | uA   |                          |

- 1) Under all conditions, VDDQ must be less than or equal to VDD.
- 2) These parameters should be tested at the pin on actual components and may be checked at either the pin or the pad in simulation.
- Input leakage currents include Hi-Z output leakage for all bi-directional buffers with tri-state outputs.

3) Any input  $0V \le VIN \le VDDQ$ .



## 6.0 DC CHARACTERISTICS

Recommended operating conditions (Voltage referenced to Vss = 0V, Tc = -25 to 85°C)

| Parameter                                                                                                                                                                                                 | Symbol                                                                                                                                                         | Test Condition                                                                                                                                            | Test Condition     |         |      |     |    | Note |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|------|-----|----|------|
| Operating Current<br>(One Bank Active)                                                                                                                                                                    | IDD0                                                                                                                                                           | tRC=tRCmin; tCK=tCKmin; CKE is HIGH; CS is HIGH betwe inputs are SWITCHING; data bus inputs are STABLE                                                    | en valid commands; | address | 71   | 61  | mA | 1    |
| IDD2PS   all banks idle, CKE is LOW, CS is HIGH, CK = LOW, CK = HIGH, address and control inputs are SWITCHING; data bus inputs are STABLE                                                                | 2                                                                                                                                                              | .0                                                                                                                                                        | A                  | 2       |      |     |    |      |
| in power-down mode                                                                                                                                                                                        | IDD2PS                                                                                                                                                         |                                                                                                                                                           |                    |         | 2    | .0  | mA | 2    |
| Precharge Standby Current                                                                                                                                                                                 | echarge Standby Current address and control inputs are SWITCHING; data bus inputs are STABLE                                                                   |                                                                                                                                                           |                    |         | 9    | 9   | A  | _    |
| in non power-down mode                                                                                                                                                                                    | on power-down mode  IDD2NS  all banks idle, CKE is HIGH; CS is HIGH, CK = LOW, CK = HIGH; address and control inputs are SWITCHING; data bus inputs are STABLE |                                                                                                                                                           |                    |         | 5    | 5   | mA | 1    |
| Active Standby Current                                                                                                                                                                                    | IDD3P                                                                                                                                                          |                                                                                                                                                           | are STABLE         |         | -    | 7   | A  |      |
| in power-down mode                                                                                                                                                                                        | IDD3PS                                                                                                                                                         | one bank active, CKE is LOW; $\overline{\text{CS}}$ is HIGH, CK = LOW, $\overline{\text{CK}}$ = address and control inputs are SWITCHING; data bus inputs |                    | 6       |      | mA  | 1  |      |
| Active Standby Current                                                                                                                                                                                    | IDD3N                                                                                                                                                          | one bank active, CKE is HIGH; $\overline{\text{CS}}$ is HIGH, tCK = tCKmin; address and control inputs are SWITCHING; data bus inputs                     | 16                 | 16      | A    | 1   |    |      |
| address and control inputs are SWITCHING; data bus in non power-down mode (One Bank Active)  IDD3NS one bank active, CKE is HIGH; CS is HIGH, CK = LOV address and control inputs are SWITCHING; data bus |                                                                                                                                                                |                                                                                                                                                           |                    | 11      | 11   | mA  |    |      |
| Operating Current                                                                                                                                                                                         | IDD4R                                                                                                                                                          | one bank active; BL=4; CL=3; tCK = tCKmin; continuous rear address inputs are SWITCHING; 50% data change each burs                                        |                    | А       | 101  | 91  | A  | 1    |
| (Burst Mode)                                                                                                                                                                                              | IDD4W                                                                                                                                                          | one bank active; BL = 4; tCK = tCKmin; continuous write burs address inputs are SWITCHING; 50% data change each burs                                      |                    |         | 81   | 71  | mA |      |
| Refresh Current                                                                                                                                                                                           | IDD5                                                                                                                                                           | tRC ≥ tRFC; tCK = tCKmin; burst refresh; CKE is HIGH; address and control inputs are SWITCHING; data bus inputs                                           | are STABLE         |         | 161  | 151 | mA | 1,3  |
|                                                                                                                                                                                                           |                                                                                                                                                                |                                                                                                                                                           | TCSR Rar           | nge     | Val  | ues |    |      |
|                                                                                                                                                                                                           |                                                                                                                                                                |                                                                                                                                                           | 5 H A              | 85°C    | 34   | 00  |    |      |
|                                                                                                                                                                                                           |                                                                                                                                                                | CKE is LOW; t CK = t CKmin;                                                                                                                               | Full Array         | 45°C    | 800  |     | uA |      |
| Self Refresh Current                                                                                                                                                                                      | IDD6                                                                                                                                                           | Extended Mode Register set to all 0's; address and control inputs are STABLE;                                                                             | 4/0 4              | 85°C    | 2800 |     | uA | 2,7  |
|                                                                                                                                                                                                           | data bus inputs are STABLE,                                                                                                                                    |                                                                                                                                                           | 1/2 Array          | 45°C    | 540  |     |    |      |
|                                                                                                                                                                                                           |                                                                                                                                                                |                                                                                                                                                           | 1/4 Arroy          | 85°C    | 24   | 00  | uA |      |
|                                                                                                                                                                                                           |                                                                                                                                                                |                                                                                                                                                           | 1/4 Array          | 45°C    | 40   | 00  | uA |      |

#### NOTE:

- 1) These specification values are under IDD2PS condition of the other unselected chip.
- 2) These specification values are under same condition of the both chips are selected at the same time.
- 3) IDD5 is measured in the below test condition.

| Density          | 128Mb | 256Mb | 512Mb | 1Gb | 2Gb | Unit |
|------------------|-------|-------|-------|-----|-----|------|
| t <sub>RFC</sub> | 80    | 80    | 110   | 140 | 140 | ns   |

- 4) IDD specifications are tested after the device is properly initialized.
- 5) Input slew rate is 1V/ns.
- 6) Definitions for IDD: LOW is defined as V IN  $\leq$  0.1 \* VDDQ;

HIGH is defined as V  $_{\text{IN}} \geq 0.9 * \text{VDDQ}$ ;

STABLE is defined as inputs stable at a HIGH or LOW level;

SWITCHING is defined as: - address and command: inputs changing between HIGH and LOW once per two clock cycles;

- data bus inputs: DQ changing between HIGH and LOW once per clock cycle; DM and DQS are STABLE.

7) IDD6 85°C is guaranteed, IDD6 45°C is typical value.



## 7.0 AC OPERATING CONDITIONS & TIMMING SPECIFICATION

| Parameter/Condition                                                | Symbol               | Min                    | Max        | Unit | Note |
|--------------------------------------------------------------------|----------------------|------------------------|------------|------|------|
| Input High (Logic 1) Voltage, all inputs                           | V <sub>IH</sub> (AC) | 0.8 x VDDQ             | VDDQ+0.3   | V    | 1    |
| Input Low (Logic 0) Voltage, all inputs                            | V <sub>IL</sub> (AC) | -0.3                   | 0.2 x VDDQ | V    | 1    |
| Input Crossing Point Voltage, CK and $\overline{\text{CK}}$ inputs | V <sub>IX</sub> (AC) | 0.4 x V <sub>DDQ</sub> | 0.6 x VDDQ | V    | 2    |



<sup>1)</sup> These parameters should be tested at the pin on actual components and may be checked at either the pin or the pad in simulation.
2) The value of V<sub>IX</sub> is expected to equal 0.5\*V<sub>DDQ</sub> of the transmitting device and must track variations in the DC level of the same.

# 8.0 AC TIMMING PARAMETERS & SPECIFICATIONS

|                                          |                |                    | DE          | DR400  |      |      |
|------------------------------------------|----------------|--------------------|-------------|--------|------|------|
| Parameter                                |                | Symbol             | Min         | Max    | Unit | Note |
| Clock cycle time                         | CL=3           | t <sub>CK</sub>    | 5           |        | ns   | 1,2  |
| Row cycle time                           |                | t <sub>RC</sub>    | 55          |        | ns   |      |
| Row active time                          |                | t <sub>RAS</sub>   | 40          | 70,000 | ns   |      |
| RAS to CAS delay                         |                | t <sub>RCD</sub>   | 15          |        | ns   |      |
| Row precharge time                       |                | t <sub>RP</sub>    | 15          |        | ns   |      |
| Row active to Row active delay           |                | t <sub>RRD</sub>   | 10          |        | ns   |      |
| Write recovery time                      |                | t <sub>WR</sub>    | 12          |        | ns   |      |
| Last data in to Active delay             |                | t <sub>DAL</sub>   | -           |        | -    | 3    |
| Last data in to Read command             |                | t <sub>CDLR</sub>  | 2           |        | tCK  |      |
| Col. address to Col. address delay       |                | t <sub>CCD</sub>   | 1           |        | tCK  |      |
| Clock high level width                   |                | t <sub>CH</sub>    | 0.45        | 0.55   | tCK  |      |
| Clock low level width                    |                | t <sub>CL</sub>    | 0.45        | 0.55   | tCK  |      |
| DQ Output data access time from CK / CK  | CL=3           | t <sub>AC</sub>    | 2           | 5      | ns   | 4    |
| DQS Output data access time from CK / CK | CL=3           | t <sub>DQSCK</sub> | 2           | 5      | ns   |      |
| Data strobe edge to output data edge     | •              | t <sub>DQSQ</sub>  |             | 0.4    | ns   |      |
| Read Preamble                            | CL=3           | t <sub>RPRE</sub>  | 0.9         | 1.1    | tCK  |      |
| Read Postamble                           |                | t <sub>RPST</sub>  | 0.4         | 0.6    | tCK  |      |
| CK to valid DQS-in                       |                | t <sub>DQSS</sub>  | 0.75        | 1.25   | tCK  |      |
| DQS-in setup time                        |                | t <sub>WPRES</sub> | 0           |        | ns   | 5    |
| DQS-in hold time                         |                | t <sub>WPREH</sub> | 0.25        |        | tCK  |      |
| DQS-in high level width                  |                | t <sub>DQSH</sub>  | 0.4         | 0.6    | tCK  |      |
| DQS-in low level width                   |                | t <sub>DQSL</sub>  | 0.4         | 0.6    | tCK  |      |
| DQS falling edge to CK setup time        |                | t <sub>DSS</sub>   | 0.2         |        | tCK  |      |
| DQS falling edge hold time from CK       |                | t <sub>DSH</sub>   | 0.2         |        | tCK  |      |
| DQS-in cycle time                        |                | t <sub>DSC</sub>   | 0.9         | 1.1    | tCK  |      |
| Address and Control                      | fast slew rate | <b>t</b>           | 0.9         |        |      | 7    |
| Input setup time                         | slow slew rate | t <sub>IS</sub>    | 1.1         |        | ns   | 8    |
| Address and Control                      | fast slew rate | t <sub>IH</sub>    | 0.9         |        | ns   | 7    |
| Input hold time                          | slow slew rate |                    | 1.1         |        |      | 8    |
| Address & Control input pulse width      |                | t <sub>IPW</sub>   | 2.2         |        |      |      |
| DQ & DM setup time to DQS                | fast slew rate | t <sub>DS</sub>    | 0.48        |        | ns   | 6,7  |
| ·                                        | slow slew rate |                    | 0.58        |        | 1    | 6,8  |
| DQ & DM hold time to DQS                 | fast slew rate | t <sub>DH</sub>    | 0.48        |        | ns   | 6,7  |
| DQ & DM input pulse width                |                | tour               | 0.58<br>1.2 |        | 200  | 6,8  |
| DQ & DQS low-impedence time from CK / C  | <u> </u>       | t <sub>DIPW</sub>  | 1.0         |        | ns   |      |
| DQ & DQS low-impedence time from CK / C  |                | t <sub>LZ</sub>    | 1.0         | 5      | ns   |      |
|                                          | м              | t <sub>HZ</sub>    | 0.4         |        | ns   |      |
| DQS write postamble time                 |                | t <sub>WPST</sub>  | 0.4         | 0.6    | tCK  |      |



| Parameter                                       | Symbol            | DDR40                                      | Unit | Note |      |
|-------------------------------------------------|-------------------|--------------------------------------------|------|------|------|
| Parameter                                       | Symbol            | Min                                        | Max  | Unit | Note |
| DQS write preamble time                         | t <sub>WPRE</sub> | 0.25                                       |      | tCK  |      |
| Refresh interval time                           | t <sub>REF</sub>  |                                            | 64   | ms   |      |
| Mode register set cycle time                    | t <sub>MRD</sub>  | 2                                          |      | tCK  |      |
| Power down exit time                            | t <sub>PDEX</sub> | 2                                          |      | tCK  |      |
| CKE min. pulse width (high and low pulse width) | t <sub>CKE</sub>  | 2                                          |      | tCK  |      |
| Auto refresh cycle time                         | t <sub>RFC</sub>  | 120                                        |      | ns   | 9    |
| Exit self refresh to active command             | t <sub>XSR</sub>  | 120                                        |      | ns   |      |
| Data hold from DQS to earliest DQ edge          | t <sub>QH</sub>   | t <sub>HP</sub> min - t <sub>QHS</sub>     |      | ns   |      |
| Data hold skew factor                           | t <sub>QHS</sub>  |                                            | 0.5  | ns   |      |
| Clock half period                               | t <sub>HP</sub>   | t <sub>CL</sub> min or t <sub>CH</sub> min |      | ns   |      |
| Clock half period                               | t <sub>HP</sub>   | t <sub>CL</sub> min or t <sub>CH</sub> min |      | ns   |      |

#### NOTE :

- 1)  $t_{CK}$  (max) value is measured at 100ns.
- 2) The only time that the clock Frequency is allowed to be changed is during clock stop, power-down, self-refresh modes.
- 3) In case of below 33MHz ( $t_{CK}$ =30ns) condition, SEC could support  $t_{DAL}$  (=2\*tCK).  $t_{DAL}$  = ( $t_{WR}/t_{CK}$ ) + ( $t_{RP}/t_{CK}$ )
- 4)  $t_{AC}$  (min) value is measured at the high VDD (1.95V) and cold temperature (-25°C).
  - $t_{AC}$  (max) value is measured at the low VDD (1.7V) and hot temperature (85°C).
  - $t_{AC}$  is measured in the device with half driver strength and under the AC output load condition (Fig.6 in next Page).
- 5) The specific requirement is that DQS be valid(High or Low) on or before this CK edge. The case shown (DQS going from High\_Z to logic Low) applies when no writes were previously in progress on the bus. If a previous write was in progress, DQS could be High at this time, depending on tDQSS.
- 6) I/O Delta Rise/Fall Rate(1/slew-rate) Derating

| Data Rise/Fall Rate | ΔtDS | ΔtDH |
|---------------------|------|------|
| (ns/V)              | (ps) | (ps) |
| 0                   | 0    | 0    |
| ±0.25               | +50  | +50  |
| ±0.5                | +100 | +100 |

This derating table is used to increase  $t_{DS}/t_{DH}$  in the case where the DQ and DQS slew rates differ. The Delta Rise/Fall Rate is calculated as 1/SlewRate1-1/SlewRate2. For example, if slew rate 1 = 1.0V/ns and slew rate 2 = 0.8V/ns, then the Delta Rise/Fall Rate =-0.25ns/V.

- 7) Input slew rate 1.0 V/ ns.
- 8) Input slew rate 0.5V/ns and < 1.0V/ns.
- 9) Maximum burst refresh cycle: 8



# 9.0 AC OPERATING TEST CONDITIONS (VDD = 1.7V to 1.95V, TC = -25°C to 85°C)

| Parameter                                 | Value                   | Unit |
|-------------------------------------------|-------------------------|------|
| AC input levels (Vih/Vil)                 | 0.8 x VDDQ / 0.2 x VDDQ | V    |
| Input timing measurement reference level  | 0.5 x VDDQ              | V    |
| Input signal minimum slew rate            | 1.0                     | V/ns |
| Output timing measurement reference level | 0.5 x VDDQ              | V    |
| Output load condition                     | See Figure 6            |      |



Figure 5. DC Output Load Circuit



Figure 6. AC Output Load Circuit 1), 2)

#### NOTE:

1) The circuit shown above represents the timing reference load used in defining the relevant timing parameters of the part. It is not intended to be either a precise representation of the typical system environment nor a depiction of the actual load presented by a production tester. System designers will use IBIS or other simulation tools to correlate the timing reference load to system environment. Manufacturers will correlate to their production test conditions (generally a coaxial transmission line terminated at the tester electronics). For the half driver strength with a nominal 10pF load parameters t<sub>AC</sub> and t<sub>QH</sub> are expected to be in the same range. However, these parameters are not subject to production test but are estimated by design / characterization. Use of IBIS or other simulation tools for system design validation is suggested.

#### 2) Based on nominal impedance at 0.5 x VDDQ.

The impedence for Half(1/2) Driver Strength is designed 55ohm. And for other Driver Strength, it is designed proportionally.



# MCP Memory

# 10.0 INPUT/OUTPUT CAPACITANCE (VDD=1.8, VDDQ=1.8V, TC = 25°C, f=100MHz)

| Parameter                              | Symbol | Min | Max | Unit |
|----------------------------------------|--------|-----|-----|------|
| ADDs(A0~A13, BA0~BA1), /RAS, /CAS, /WE | CIN1   | 2.5 | 5.5 | pF   |
| /CS0, /CS1                             | CIN2   | 1.5 | 3.0 | pF   |
| CKE0, CKE1                             | CIN3   | 2.5 | 5.5 | pF   |
| CK, /CK                                | CIN4   | 2.5 | 6.5 | pF   |
| DMs                                    | CIN5   | 3.5 | 8.5 | pF   |
| DQs, DQS                               | COUT   | 3.5 | 8.5 | pF   |



#### 11.0 AC OVERSHOOT/UNDERSHOOT SPECIFICATION FOR ADDRESS & CONTROL PINS

| Parameter                                          | Specification |
|----------------------------------------------------|---------------|
| Maximum peak Amplitude allowed for overshoot area  | 0.9V          |
| Maximum peak Amplitude allowed for undershoot area | 0.9V          |
| Maximum overshoot area above VDD                   | 3V-ns         |
| Maximum undershoot area below VSS                  | 3V-ns         |



Figure 7. AC Overshoot and Undershoot Definition for Address and Control Pins

# 12.0 AC OVERSHOOT/UNDERSHOOT SPECIFICATION FOR CK, DQ, DQS AND DM PINS

| Parameter                                          | Specification |
|----------------------------------------------------|---------------|
| Maximum peak Amplitude allowed for overshoot area  | 0.9V          |
| Maximum peak Amplitude allowed for undershoot area | 0.9V          |
| Maximum overshoot area above VDDQ                  | 3V-ns         |
| Maximum undershoot area below VSSQ                 | 3V-ns         |



Figure 8. AC Overshoot and Undershoot Definition for CK, DQ, DQS and DM Pins



## 13.0 COMMAND TRUTH TABLE

| Command        |                 |              | CKEn-1 | CKEn | cs | RAS | CAS | WE | BA0,1   | A10/AP | A13~A11,<br>A9~A0 | Note |
|----------------|-----------------|--------------|--------|------|----|-----|-----|----|---------|--------|-------------------|------|
| Register       | Mode Re         | egister Set  | Н      | Х    | L  | L   | L   | L  | OP CODE |        | E                 | 1, 2 |
|                | Auto F          | Refresh      | Н      | Н    | L  | L   | L   | Н  | X       |        |                   | 3    |
| Refresh        | 0-14            | Entry        |        | L    | _  | _   | _   |    |         | ^      |                   | 3    |
| 1.011.0011     | Self<br>Refresh | Exit         | L      | Н    | L  | Н   | Н   | Н  |         | Х      |                   | 3    |
|                |                 |              | _      |      | Н  | Х   | Х   | Х  |         |        |                   | 3    |
| Bank Ac        | tive & Row Ad   | dr.          | Н      | Х    | L  | L   | Н   | Н  | V       | Row A  | Address           |      |
| Read &         | Auto Precha     | arge Disable | Н      | Х    | L  | Н   | L   | Н  | V       | اــ    | Column<br>Address | 4    |
| Column Address | Auto Prech      | arge Enable  |        |      | _  |     | _   | '' | *       | Н      | (A0~A9)           | 4    |
| Write &        | Auto Precha     | arge Disable | Н      | Х    | L  | Н   | L   | L  | V       | L      | Column<br>Address | 4    |
| Column Address | Auto Prech      | arge Enable  | 11     | ^    |    | • • | _   | -  | v       | Н      | (A0~A9)           | 4, 6 |
| В              | Burst Stop      |              | Н      | Х    | L  | Н   | Н   | L  |         | Х      |                   | 7    |
| Precharge      | Bank S          | election     | Н      | Х    | L  | L   | Н   | L  | V       | L      | X                 |      |
| rrecharge      | All B           | Banks        |        | ^    | _  | _   |     | _  | Х       | Н      | ^                 | 5    |
|                |                 | Entry        | Н      | L    | Н  | Х   | Х   | Х  |         |        |                   |      |
| Active Power   | Down            | ,            |        | _    | L  | Н   | Н   | Н  |         | Х      |                   |      |
|                |                 | Exit         | L      | Н    | Х  | Х   | Х   | Х  |         |        |                   |      |
|                |                 | Entry        | Н      | L    | Н  | Х   | Х   | Х  |         |        |                   |      |
| Precharge Pow  | er Down         |              |        | _    | L  | Н   | Н   | Н  |         | Х      |                   |      |
|                | o. 20           | Exit         | L      | Н    | Н  | Х   | Х   | Х  |         | ,      |                   |      |
|                | LAIL            |              | _      |      | L  | Н   | Н   | Н  |         |        |                   |      |
|                | DM              |              | Н      |      |    | Х   |     |    |         | Х      |                   | 8    |
| No operation   | (NOP) : Not o   | lefined      | Н      | X    | Н  | Х   | Х   | Х  |         | Х      |                   | 9    |
|                |                 |              |        |      | L  | Н   | Н   | Н  |         | 9      |                   |      |

(V=Valid, X=Don't Care, H=Logic High, L=Logic Low)

- 1) OP Code: Operand Code. A0 ~ A13 & BA0 ~ BA1: Program keys. (@EMRS/MRS)
- 2) EMRS/ MRS can be issued only at all banks precharge state. A new command can be issued 2 clock cycles after EMRS or MRS.
- 3) Auto refresh functions are same as the CBR refresh of DRAM.
- The automatical precharge without row precharge command is meant by "Auto". Auto/self refresh can be issued only at all banks precharge state.
- 4) BA0 ~ BA1: Bank select addresses.
  5) If A10/AP is "High" at row precharge, BA0 and BA1 are ignored and all banks are selected.
- 6) During burst write with auto precharge, new read/write command can not be issued. Another bank read/write command can be issued after the end of burst.
  - New row active of the associated bank can be issued at  $t_{\mbox{\footnotesize{RP}}}$  after the end of burst.
- 7) Burst stop command is valid at every burst length.
- 8) DM sampled at the rising and falling edges of the DQS and Data-in are masked at the both edges (Write DM latency is 0).
- 9) This combination is not defined for any function, which means "No Operation(NOP)" in Mobile DDR SDRAM.



# 14.0 FUNCTIONAL TRUTH TABLE

| Current State           | cs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RAS | CAS   | WE      | Address                    | Command      | Action                                                                                     |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|---------|----------------------------|--------------|--------------------------------------------------------------------------------------------|
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Н   | Н     | L       | Х                          | Burst Stop   | ILLEGAL <sup>2)</sup>                                                                      |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Н   | L     | Х       | BA, CA, A10                | READ/WRITE   | ILLEGAL <sup>2)</sup>                                                                      |
| PRECHARGE               | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | Н     | Н       | BA, RA                     | Active       | Bank Active, Latch RA                                                                      |
| STANDBY                 | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | Н     | L       | BA, A10                    | PRE/PREA     | ILLEGAL <sup>4)</sup>                                                                      |
|                         | L L L  L L  L L  L L  L H  H  L H L  L H  L H  L L H  L L L  L L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L L  L | Н   | Х     | Refresh | AUTO-Refresh <sup>5)</sup> |              |                                                                                            |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | L     | L       | Op-Code, Mode-Add          | MRS          | Mode Register Set <sup>5)</sup>                                                            |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Н   | Н     | L       | Х                          | Burst Stop   | NOP                                                                                        |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Н   | L     | Н       | BA, CA, A10                | READ/READA   | Begin Read, Latch CA,<br>Determine Auto-Precharge                                          |
| ACTIVE                  | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Н   | L     | L       | BA, CA, A10                | WRITE/WRITEA | Begin Write, Latch CA,<br>Determine Auto-Precharge                                         |
| STANDBY                 | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | Н     | Н       | BA, RA                     | Active       | Bank Active/ILLEGAL <sup>2)</sup>                                                          |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | Н     | L       | BA, A10                    | PRE/PREA     | Precharge/Precharge All                                                                    |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | L H X |         | Х                          | Refresh      | ILLEGAL                                                                                    |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | L     |         |                            | MRS          | ILLEGAL                                                                                    |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Н   | Н     | L       | Х                          | Burst Stop   | Terminate Burst                                                                            |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Н   | L     | Н       | BA, CA, A10                | READ/READA   | Terminate Burst, Latch CA,<br>Begin New Read, Determine<br>Auto-Precharge <sup>3)</sup>    |
| DEAD                    | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Н   | L     | L       | BA, CA, A10 WRITE/WRITEA   |              | ILLEGAL                                                                                    |
| READ                    | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | Н     | Н       | BA, RA Active              |              | Bank Active/ILLEGAL <sup>2)</sup>                                                          |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | Н     | L       | BA, A10                    | PRE/PREA     | Terminate Burst, Precharge <sup>10)</sup>                                                  |
|                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     | Х     | Refresh | ILLEGAL                    |              |                                                                                            |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | L     | L       | Op-Code, Mode-Add          | MRS          | ILLEGAL                                                                                    |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Н   | Н     | L       | Х                          | Burst Stop   | ILLEGAL                                                                                    |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Н   | L     | Н       | BA, CA, A10                | READ/READA   | Terminate Burst With DM=High, Latch CA, Begin Read, Determine Auto-Precharge <sup>3)</sup> |
| WRITE                   | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Н   | L     | L       | BA, CA, A10                | WRITE/WRITEA | Terminate Burst, Latch CA,<br>Begin new Write, Determine Auto-<br>Precharge <sup>3)</sup>  |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | Н     | Н       | BA, RA                     | Active       | Bank Active/ILLEGAL <sup>2)</sup>                                                          |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | Н     | L       | BA, A10                    | PRE/PREA     | Terminate Burst With DM=High,<br>Precharge <sup>10)</sup>                                  |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | L     | Н       | X                          | Refresh      | ILLEGAL                                                                                    |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | L     | L       | Op-Code, Mode-Add          | MRS          | ILLEGAL                                                                                    |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Н   | Н     | L       | X                          | Burst Stop   | ILLEGAL                                                                                    |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Н   | L     | Н       | BA, CA, A10                | READ/READA   | 6)                                                                                         |
| READ with<br>AUTO       | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Н   | L     | L       | BA, CA, A10                | WRITE/WRITEA | ILLEGAL                                                                                    |
| PRECHARGE <sup>6)</sup> | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | Н     | Н       | BA, RA                     | Active       | 6)                                                                                         |
| (READA)                 | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | Н     | L       | BA, A10                    | PRE/PREA     | 6)                                                                                         |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | L     | Н       | X                          | Refresh      | ILLEGAL                                                                                    |
|                         | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L   | L     | L       | Op-Code, Mode-Add          | MRS          | ILLEGAL                                                                                    |



| Current State                         | cs | RAS | CAS | WE | Address           | Command      | Action                                          |  |
|---------------------------------------|----|-----|-----|----|-------------------|--------------|-------------------------------------------------|--|
|                                       | L  | Н   | Н   | L  | Х                 | Burst Stop   | ILLEGAL                                         |  |
|                                       | L  | Н   | L   | Η  | BA, CA, A10       | READ/READA   | 7)                                              |  |
| WRITE with AUTO                       | L  | Н   | L   | L  | BA, CA, A10       | WRITE/WRITEA | 7)                                              |  |
| RECHARGE <sup>7)</sup><br>(WRITEA)    | L  | L   | Н   | Н  | BA, RA            | Active       | 7)                                              |  |
| (WIGHEA)                              | L  | L   | Н   | L  | BA, A10           | PRE/PREA     | 7)                                              |  |
|                                       | L  | L   | L   | Н  | X                 | Refresh      | ILLEGAL                                         |  |
|                                       | L  | L   | L   | L  | Op-Code, Mode-Add | MRS          | ILLEGAL                                         |  |
|                                       | L  | Н   | Н   | L  | X                 | Burst Stop   | ILLEGAL <sup>2)</sup>                           |  |
| PRECHARGING                           | L  | Н   | L   | Х  | BA, CA, A10       | READ/WRITE   | ILLEGAL <sup>2)</sup>                           |  |
|                                       | L  | L   | Н   | Н  | BA, RA            | Active       | ILLEGAL <sup>2)</sup>                           |  |
| (DURING t <sub>RP</sub> )             | L  | L   | Н   | L  | BA, A10           | PRE/PREA     | NOP <sup>4)</sup> (Idle after t <sub>RP</sub> ) |  |
|                                       | L  | L   | L   | Н  | Х                 | Refresh      | ILLEGAL                                         |  |
|                                       |    | L   | L   | L  | Op-Code, Mode-Add | MRS          | ILLEGAL                                         |  |
|                                       | L  | Н   | Н   | L  | X                 | Burst Stop   | ILLEGAL <sup>2)</sup>                           |  |
| ROW                                   | L  | Н   | L   | Х  | BA, CA, A10       | READ/WRITE   | ILLEGAL <sup>2)</sup>                           |  |
| ACTIVATING<br>(FROM ROW               | L  | L   | Н   | Н  | BA, RA            | Active       | ILLEGAL <sup>2)</sup>                           |  |
| ACTIVE TO                             | L  | L   | Н   | L  | BA, A10           | PRE/PREA     | ILLEGAL <sup>2)</sup>                           |  |
| t <sub>RCD</sub> )                    | L  | L   | L   | Н  | Х                 | Refresh      | ILLEGAL                                         |  |
|                                       | L  | L   | L   | L  | Op-Code, Mode-Add | MRS          | ILLEGAL                                         |  |
|                                       | L  | Н   | Н   | L  | Х                 | Burst Stop   | ILLEGAL <sup>2)</sup>                           |  |
|                                       | L  | Н   | L   | Н  | BA, CA, A10       | READ         | ILLEGAL <sup>2)</sup>                           |  |
| WRITE                                 | L  | Н   | L   | L  | BA, CA, A10       | WRITE        | WRITE                                           |  |
| RECOVERING<br>(DURING t <sub>WR</sub> | L  | L   | Н   | Н  | BA, RA            | Active       | ILLEGAL <sup>2)</sup>                           |  |
| OR t <sub>CDLR</sub> )                | L  | L   | Н   | L  | BA, A10           | PRE/PREA     | ILLEGAL <sup>2)</sup>                           |  |
|                                       | L  | L   | L   | Н  | Х                 | Refresh      | ILLEGAL                                         |  |
|                                       | L  | L   | L   | L  | Op-Code, Mode-Add | MRS          | ILLEGAL                                         |  |
|                                       | L  | Н   | Н   | L  | X                 | Burst Stop   | ILLEGAL                                         |  |
|                                       | Ш  | Н   | Ш   | Χ  | BA, CA, A10       | READ/WRITE   | ILLEGAL                                         |  |
| RE-                                   | ┙  | L   | Η   | Η  | BA, RA            | Active       | ILLEGAL                                         |  |
| FRESHING                              | ┙  | L   | Η   | ┙  | BA, A10           | PRE/PREA     | ILLEGAL                                         |  |
|                                       | ┙  | L   | L   | Η  | X                 | Refresh      | ILLEGAL                                         |  |
|                                       | L  | L   | L   | L  | Op-Code, Mode-Add | MRS          | ILLEGAL                                         |  |
|                                       | L  | Н   | Н   | L  | X                 | Burst Stop   | ILLEGAL                                         |  |
| Moss                                  | L  | Н   | L   | Х  | BA, CA, A10       | READ/WRITE   | ILLEGAL                                         |  |
| MODE<br>REGISTER                      | L  | L   | Н   | Н  | BA, RA            | Active       | ILLEGAL                                         |  |
| SETTING                               | L  | L   | Н   | L  | BA, A10           | PRE/PREA     | ILLEGAL                                         |  |
|                                       | L  | L   | L   | Н  | Х                 | Refresh      | ILLEGAL                                         |  |
|                                       | L  | L   | L   | L  | Op-Code, Mode-Add | MRS          | ILLEGAL                                         |  |



| Current State            | CKE<br>n-1 | CKE<br>n | CS | RAS | CAS | WE | Add | Action                                          |  |  |  |
|--------------------------|------------|----------|----|-----|-----|----|-----|-------------------------------------------------|--|--|--|
|                          | L          | Н        | Н  | Х   | Х   | X  | Х   | Exit Self-Refresh                               |  |  |  |
|                          | L          | Н        | L  | Н   | Н   | Н  | Х   | Exit Self-Refresh                               |  |  |  |
| SELF-                    | L          | Н        | L  | Н   | Н   | L  | Х   | ILLEGAL                                         |  |  |  |
| REFRESHING <sup>8)</sup> | L          | Н        | L  | Н   | L   | X  | Х   | ILLEGAL                                         |  |  |  |
|                          | L          | Н        | L  | L   | Х   | X  | Х   | ILLEGAL                                         |  |  |  |
|                          | L          | L        | X  | Х   | Х   | X  | Х   | NOP (Maintain Self-Refresh)                     |  |  |  |
| POWER                    | L          | Н        | X  | Х   | Х   | Χ  | Х   | Exit Power Down (Idle after t <sub>PDEX</sub> ) |  |  |  |
| DOWN                     | L          | L        | Х  | Х   | Х   | Х  | Х   | NOP (Maintain Power Down)                       |  |  |  |
|                          | Н          | Н        | X  | Х   | Х   | X  | Х   | Refer to Function Truth Table                   |  |  |  |
|                          | Н          | L        | L  | L   | L   | Н  | Х   | Enter Self-Refresh                              |  |  |  |
|                          | Н          | L        | Н  | Х   | Х   | X  | Х   | Enter Power Down                                |  |  |  |
| ALL BANKS                | Н          | L        | L  | Н   | Н   | Н  | Х   | Enter Power Down                                |  |  |  |
| IDLE <sup>9)</sup>       | Н          | L        | L  | Н   | Н   | L  | Х   | ILLEGAL                                         |  |  |  |
|                          | Н          | L        | L  | Н   | L   | Х  | Х   | ILLEGAL                                         |  |  |  |
|                          | Н          | L        | L  | L   | Х   | Х  | Х   | ILLEGAL                                         |  |  |  |
|                          | L          | Х        | Х  | Х   | Х   | Х  | Х   | Refer to Current State=Power Down               |  |  |  |

(H=High Level, L=Low level, X=Don't Care)

#### NOTE:

- 1) All entries assume that CKE was High during the preceding clock cycle and the current clock cycle.
- 2) ILLEGAL to bank in specified state; function may be legal in the bank indicated by BA, depending on the state of that bank. (ILLEGAL = Device operation and/or data integrity are not guaranteed.)
  3) Must satisfy bus contention, bus turn around and write recovery requirements.
- 4) NOP to bank precharging or in idle sate. May precharge bank indicated by BA.
  5) ILLEGAL if any bank is not idle.
- 6) Refer to "Read with Auto Precharge Timing Diagram" for detailed information.
- 6) Refer to "Read with Auto Precharge Timing Diagram" for detailed information.
  7) Refer to "Write with Auto Precharge Timing Diagram" for detailed information.
  8) CKE Low to High transition will re-enable CK, CK and other inputs asynchronously. A minimum setup time must be satisfied before issuing any command other than EXIT.
  9) Power-Down, Self-Refresh can be entered only from All Bank Idle state.



Mobile DDR SDRAM Device Operation & Timing Diagram



# Device Operations



#### 1. PRECHARGE

The precharge command is used to precharge or close a bank that has been activated. The precharge command is issued when  $\overline{CS}$ ,  $\overline{RAS}$  and  $\overline{WE}$  are low and  $\overline{CAS}$  is high at the rising edge of the clock. The precharge command can be used to precharge each bank respectively or all banks simultaneously. The bank select addresses(BA0, BA1) are used to define which bank is precharged when the command is initiated. For write cycle, tWR(min.) must be satisfied until the precharge command can be issued. After tRP from the precharge, an active command to the same bank can be initiated.

[Table 1] Bank selection for precharge by Bank address bits

| A10/AP | BA1 | BA0 | Precharge   |
|--------|-----|-----|-------------|
| 0      | 0   | 0   | Bank A Only |
| 0      | 0   | 1   | Bank B Only |
| 0      | 1   | 0   | Bank C Only |
| 0      | 1   | 1   | Bank D Only |
| 1      | X   | Х   | All Banks   |

# 2. NO OPERATION(NOP) & DEVICE DESELECT

The device should be deselected by deactivating the  $\overline{\text{CS}}$  signal. In this mode, Mobile DDR SDRAM should ignore all the control inputs. The Mobile DDR SDRAM is put in NOP mode when  $\overline{\text{CS}}$  is activated and  $\overline{\text{RAS}}$ ,  $\overline{\text{CAS}}$  and  $\overline{\text{WE}}$  are deactivated. Both Device Deselect and NOP command can not affect operation already in progress. So even if the device is deselected or NOP command is issued under operation, the operation will be completed.



#### 3. ROW ACTIVE

The Bank Activation command is issued by holding  $\overline{CAS}$  and  $\overline{WE}$  high with  $\overline{CS}$  and  $\overline{RAS}$  low at the rising edge of the clock (CK). The Mobile DDR SDRAM has four independent banks, so two Bank Select addresses(BA0, BA1) are required. The Bank Activation command must be applied before any Read or Write operation is executed. The delay from the Bank Activation command to the first read or write command must meet or exceed the minimum of  $\overline{RAS}$  to  $\overline{CAS}$  delay time, tRCD(min). Once a bank has been activated, it must be precharged before another Bank Activation command can be applied to the same bank. The minimum time interval between interleaved Bank Activation commands (Bank A to Bank B and vice versa) is the Bank to Bank delay time, tRRD(min).

Any system or application incorporating random access memory products should be properly designed, tested and qualifided to ensure proper use or access of such memory products. Disproportionate, excessive and/or repeated access to a particular address or addresses may result in reduction of product life.



Figure 1. Bank Activation Command Cycle timing <tRCD=3CLK, tRRD=2CLK>

#### 4. READ BANK

This command is used after the row activate command to initiate the burst read of data. The read command is initiated by activating RAS, CS, CAS, and WE at the same clock sampling (rising) edge as described in the command truth table. The length of the burst and the CAS latency time will be determined by the values programmed during the MRS cycle.

## 5. WRITE BANK

This command is used after the row activate command to initiate the burst write of data. The write command is initiated by activating RAS, CS, CAS, and WE at the same clock sampling(rising) edge as described in the command truth table. The length of the burst will be determined by the values programmed during the MRS cycle.



#### 6. BURST READ OPERATION

Burst Read operation in Mobile DDR SDRAM is in the same manner as the Mobile SDR SDRAM such that the Burst read command is issued by asserting  $\overline{\text{CS}}$  and  $\overline{\text{CAS}}$  low while holding  $\overline{\text{RAS}}$  and  $\overline{\text{WE}}$  high at the rising edge of the clock(CK) after tRCD from the bank activation. The address inputs determine the starting address for the Burst. The Mode Register sets type of burst (Sequential or interleave) and burst length(2, 4, 8, 16). The first output data is available with a CAS Latency from the READ command, and the consecutive data are presented on the falling and rising edge of Data Strobe (DQS) adopted by Mobile DDR SDRAM until the burst length is completed.



Figure 2. Burst read operation timing

#### NOTE:

1) Burst Length=4, CAS Latency= 3.



#### 7. BURST WRITE OPERATION

The Burst Write command is issued by having  $\overline{CS}$ ,  $\overline{CAS}$ , and  $\overline{WE}$  low while holding  $\overline{RAS}$  high at the rising edge of the clock (CK). The address inputs determine the starting column address. There is no write latency relative to DQS required for burst write cycle. The first data of a burst write cycle must be applied on the DQ pins tDS (Data-in setup time) prior to data strobe edge enabled after tDQSS from the rising edge of the clock (CK) that the write command is issued. The remaining data inputs must be supplied on each subsequent falling and rising edge of Data Strobe until the burst length is completed. When the burst has been finished, any additional data supplied to the DQ pins will be ignored.



Figure 3. Burst write operation timing

#### NOTE:

1) Burst Length=4.

2) The specific requirement is that DQS be valid (High or Low) on or before this CK edge.

The case shown (DQS going from High\_Z to logic Low) applies when no writes were previously in progress on the bus.



#### 8. READ INTERRUPTED BY A READ

A Burst Read can be interrupted by new Read command of any bank before completion of the burst. When the previous burst is interrupted, the new address with the full burst length override the remaining address. The data from the first Read command continues to appear on the outputs until the CAS latency from the interrupting Read command is satisfied. At this point, the data from the interrupting Read command appears. Read to Read interval is minimum 1 Clock.



Figure 4. Read interrupted by a read timing

NOTE:
1) Burst Length=4, CAS Latency=3

### 9. READ INTERRUPTED BY A WRITE & BURST STOP

To interrupt a burst read with a write command, Burst Stop command must be asserted to avoid data contention on the I/O bus by placing the DQs (Output drivers) in a high impedance state.



Figure 5. Read interrupted by a write and burst stop timing

#### NOTE:

1) Burst Length=4, CAS Latency=3.

The following functionality establishes how a Write command may interrupt a burst Read.

- 1. For Write commands interrupting a burst Read, a Burst Terminate command is required to stop the burst read and tri-state the DQ bus prior to valid input write data. Burst stop command must be applied at least 2 clock cycles for CL=2 and at least 3 clock cycles for CL=3 before the Write command.
- 2. It is illegal for a Write command to interrupt a Read with autoprecharge command.



#### 10. READ INTERRUPTED BY A PRECHARGE

A Burst Read operation can be interrupted by precharge of the same bank. The minimum 1 clock is required for the read to precharge intervals. The latency from a precharge command to invalid output is equivalent to the CAS latency.



Figure 6. Read interrupted by a precharge timing

#### NOTE:

1) Burst Length=8, CAS Latency=3

When a burst Read command is issued to a Mobile DDR SDRAM, a Precharge command may be issued to the same bank before the Read burst is completed. The following functionality determines when a Precharge command may be given during a Read burst and when a new Bank Activate command may be issued to the same bank.

- 1. For the earliest possible Precharge command without interrupting a burst Read, the Precharge command may be given on the rising clock edge which is CL clock cycles before the end of the Read burst where CL is the CAS Latency. A new Bank Activate command may be issued to the same bank after tRP (Row Precharge time).
- 2. When a Precharge command interrupts a burst Read operation, the Precharge command given on a rising clock edge terminates the burst with the last valid data word presented on DQ pins at CL-1(CL=CAS Latency) clock cycles after the command has been issued. Once the last data word has been output, the output buffers are tri-stated. A new Bank Activate command may be issued to the same bank after tRP.
- 3. For a Read with Autoprecharge command, a new Bank Activate command may be issued to the same bank after tRP from rising clock that comes CL(CL=CAS Latency) clock cycles before the end of the Read burst. During Read with autoprecharge, the initiation of the internal precharge occurs at the same time as the earliest possible external Precharge command would initiate a precharge operation without interrupting the Read burst as described in 1 above.
- 4. For all cases above, tRP is an analog delay that needs to be converted into clock cycles. The number of clock cycles between a Precharge command and a new Bank Activate command to the same bank equals tRP/tCK (where tCK is the clock cycle time) with the result rounded up to the nearest integer number of clock cycles. (Note that rounding to X.5 is not possible since the Precharge and Bank Activate commands can only be given on a rising clock edge).In all cases, a Precharge operation cannot be initiated unless tRAS(min) [minimum Bank Activate to Precharge time] has been satisfied. This includes Read with autoprecharge commands where tRAS(min) must still be satisfied such that a Read with autoprecharge command has the same timing as a Read command followed by the earliest possible Precharge command which does not interrupt the burst.



# 11. WRITE INTERRUPTED BY A WRITE

A Burst Write can be interrupted by a new Write command before completion of the burst, where the interval between the successive Write commands must be at least one clock cycle(tCCD(min)). When the previous burst is interrupted, the remaining addresses are overridden by the new address and data will be written into the device until the programmed burst length is satisfied.



Figure 7. Write interrupted by a write timing

NOTE:
1) Burst Length=4.



#### 12. WRITE INTERRUPTED BY A PRECHARGE & DM

A burst write operation can be interrupted by a precharge of the same bank before completion of the burst. Random column access is allowed. A write recovery time(tWR) is required from the last data to precharge command. When precharge command is asserted, any residual data from the burst write cycle must be masked by DM.



Figure 8. Write interrupted by a precharge and DM timing

NOTE:
1) Burst Length=8.

Precharge timing for Write operations in Mobile DDR SDRAM requires enough time to allow 'write recovery' which is the time required by a Mobile DDR SDRAM core to properly store a full '0' or '1' level before a Precharge operation. For Mobile DDR SDRAM, a timing parameter, tWR, is used to indicate the required amount of time between the last valid write operation and a Precharge command to the same bank.

The precharge timing for writes is a complex definition since the write data is sampled by the data strobe and the address is sampled by the input clock. Inside the Mobile DDR SDRAM, the data path is eventually synchronized with the address path by switching clock domains from the data strobe clock domain to the input clock domain. This makes the definition of when a precharge operation can be initiated after a write very complex since the write recovery parameter must make reference to only the clock domain that affects internal write operation, i.e., the input clock domain.

tWR starts on the rising clock edge after the last possible DQS edge that strobed in the last valid data and ends on the rising clock edge that strobes in the precharge command.

- 1. For the earliest possible Precharge command following a burst Write without interrupting the burst, the minimum time for write recovery is defined by tWR.
- 2. When a precharge command interrupts a Write burst operation, the data mask pin, DM, is used to mask input data during the time between the last valid write data and the rising clock edge on which the Precharge command is given. During this time, the DQS input is still required to strobe in the state of DM. The minimum time for write recovery is defined by tWR.
- 3. For a Write with autoprecharge command, a new Bank Activate command may be issued to the same bank after tWR+tRP where tWR+tRP starts on the falling DQS edge that strobed in the last valid data and ends on the rising clock edge that strobes in the Bank Activate command. During write with autoprecharge, the initiation of the internal precharge occurs at the same time as the earliest possible external Precharge command without interrupting the Write burst as described in 1 above.
- 4. In all cases, a Precharge operation cannot be initiated unless tRAS(min) [minimum Bank Activate to Precharge time] has been satisfied. This includes Write with autoprecharge commands where tRAS(min) must still be satisfied such that a Write with autoprecharge command has the same timing as a Write command followed by the earliest possible Precharge command which does not interrupt the burst.



#### 13. WRITE INTERRUPTED BY A READ & DM

A burst write can be interrupted by a read command of any bank. The DQ's must be in the high impedance state at least one clock cycle before the interrupting read data appear on the outputs to avoid data contention. When the read command is registered, any residual data from the burst write cycle must be masked by DM. The delay from the last data to read command (tCDLR) is required to avoid the data contention Mobile DDR SDRAM inside. Data that are presented on the DQ pins before the read command is initiated will actually be written to the memory. Read command interrupting write can not be issued at the next clock edge of that of write command.



Figure 9. Write interrupted by a Read and DM timing

#### NOTE: 1) Burst Length=8, CAS Latency=3.

The following function established how a Read command may interrupt a Write burst and which input data is not written into the memory.

- 1. For Read commands interrupting a burst Write, the minimum Write to Read command delay is 2 clock cycles. The case where the Write to Read delay is 1 clock cycle is disallowed.
- 2. For Read commands interrupting a burst Write, the DM pin must be used to mask the input data words which immediately precede the interrupting Read operation and the input data word which immediately follows the interrupting Read operation
- 3. For all cases of a Read interrupting a Write, the DQ and DQS buses must be released by the driving chip (i.e., the memory controller) in time to allow the buses to turn around before the Mobile DDR SDRAM drives them during a read operation.
- 4. If input Write data is masked by the Read command, the DQS input is ignored by the Mobile DDR SDRAM.
- 5. Refer to Burst write operation.



#### 14. BURST STOP

The burst stop command is initiated by having  $\overline{RAS}$  and  $\overline{CAS}$  high with  $\overline{CS}$  and  $\overline{WE}$  low at the rising edge of the clock(CK). The burst stop command has the fewest restrictions making it the easiest method to use when terminating a burst read operation before it has been completed. When the burst stop command is issued during a burst read cycle, the pair of data and DQS(Data Strobe) go to a high impedance state after a delay which is equal to the CAS latency set in the mode register. However, the burst stop command is not supported during a burst write operation.



Figure 10. Burst stop timing

NOTE:

1) Burst Length=4, CAS Latency= 3.

The Burst Stop command is a mandatory feature for Mobile DDR SDRAM. The following functionality is required:

- 1. The Burst Stop command may only be issued on the rising edge of the input clock, CK.
- 2. Burst Stop is only a valid command during Read bursts.
- 3. Burst Stop during a Write burst is undefined and shall not be used.
- 4. Burst Stop applies to all burst lengths.
- 5. Burst Stop is an undefined command during Read with autoprecharge and shall not be used.
- 6. When terminating a burst Read command, the BST command must be issued  $L_{BST}$  ("BST Latency") clock cycles before the clock edge at which the output buffers are tristated, where  $L_{BST}$  equals the CAS latency for read operations.
- 7. When the burst terminates, the DQ and DQS pins are tristated.

The Burst Stop command is not byte controllable and applies to all bits in the DQ data word and the(all) DQS pin(s).



## 15. DM MASKING

The Mobile DDR SDRAM has a data mask function that can be used in conjunction with data write cycle, not read cycle. When the data mask is activated(DM high) during write operation, Mobile DDR SDRAM does not accept the corresponding data.(DM to data-mask latency is zero). DM must be issued at the rising or falling edge of data strobe.



Figure 11. DM masking timing

NOTE:
1) Burst Length=8.



# 16. READ WITH AUTO PRECHARGE

If A10/AP is high when read command is issued, the read with auto-precharge function is performed. If a read with auto-precharge command is issued, the Mobile DDR SDRAM automatically enters the precharge operation BL/2 clock later from a read with auto-precharge command when tRAS(min) is satisfied. If not, the start point of precharge operation will be delayed until tRAS(min) is satisfied. Once the precharge operation has started, the bank cannot be reactivated and the new command can not be asserted until the precharge time(tRP) has been satisfied.



Figure 12. Read with auto precharge timing

#### NOTE:

Burst Length=4, CAS Latency= 3.
 The row active command of the precharge bank can be issued after tRP from this point.

| Asserted  |                           | For same Bank |         | For Different Bank |       |       |  |
|-----------|---------------------------|---------------|---------|--------------------|-------|-------|--|
| command   | 5                         | 6             | 7       | 5                  | 6     | 7     |  |
| READ      | READ +No AP <sup>1)</sup> | READ+No AP    | Illegal | Legal              | Legal | Legal |  |
| READ+AP   | READ + AP READ + AP       |               | Illegal | Legal              | Legal | Legal |  |
| Active    | Illegal                   | Illegal       | Illegal | Legal              | Legal | Legal |  |
| Precharge | Legal                     | Legal         | Illegal | Legal              | Legal | Legal |  |

#### NOTE:

1) AP = Auto Precharge.



## 17. WRITE WITH AUTO PRECHARGE

If A10/AP is high when write command is issued, the write with auto-precharge function is performed. Any new command to the same bank should not be issued until the internal precharge is completed. The internal precharge begins after keeping tWR(min).



Figure 13. Write with auto precharge timing

#### NOTE:

1) Burst Length=4.
2) The row active command of the precharge bank can be issued after tRP from this point.

| Asserted     |                               |                                 | For same Ban      | k              |         |         |         | For I   | Different B | ank   |       |
|--------------|-------------------------------|---------------------------------|-------------------|----------------|---------|---------|---------|---------|-------------|-------|-------|
| command      | ommand 5 6                    |                                 | 7                 | 8              | 9       | 10      | 5       | 6       | 7           | 8     | 9     |
| WRITE        | WRITE+<br>No AP <sup>1)</sup> | WRITE+<br>No AP                 | Illegal           | Illegal        | Illegal | Illegal | Legal   | Legal   | Legal       | Legal | Legal |
| WRITE+<br>AP | WRITE+<br>AP                  | WRITE+<br>AP                    | Illegal           | Illegal        | Illegal | Illegal | Legal   | Legal   | Legal       | Legal | Legal |
| READ         | Illegal                       | READ+<br>NO AP+DM <sup>2)</sup> | READ+<br>NO AP+DM | READ+<br>NO AP | Illegal | Illegal | Illegal | Illegal | Illegal     | Legal | Legal |
| READ+AP      | Illegal                       | READ +<br>AP+DM                 | READ +<br>AP+DM   | READ +<br>AP   | Illegal | Illegal | Illegal | Illegal | Illegal     | Legal | Legal |
| Active       | Illegal                       | Illegal                         | Illegal           | Illegal        | Illegal | Illegal | Legal   | Legal   | Legal       | Legal | Legal |
| Precharge    | Illegal                       | Illegal                         | Illegal           | Illegal        | Illegal | Illegal | Legal   | Legal   | Legal       | Legal | Legal |

#### NOTE:

1) AP = Auto Precharge.

2) DM: Refer to "27. Write Interrupted by Precharge & DM".



### 18. AUTO REFRESH & SELF REFRESH

#### 18.1. Auto Refresh

An auto refresh command is issued by having  $\overline{CS}$ ,  $\overline{RAS}$  and  $\overline{CAS}$  held low with CKE and  $\overline{WE}$  high at the rising edge of the clock(CK). All banks must be precharged and idle for tRP(min) before the auto refresh command is applied. Once this cycle has been started, no control of the external address pins are required because of the internal address counter. When the refresh cycle has completed, all banks will be in the idle state. A delay between the auto refresh command and the next activate command or subsequent auto refresh command must be greater than or equal to the tRFC(min).



Figure 14. Auto refresh timing

#### NOTE:

1) tRP=3CLK

2) Device must be in the all banks idle state prior to entering Auto refresh mode.

#### 18.2. Self Refresh

A Self Refresh command is defined by having  $\overline{\text{CS}}$ ,  $\overline{\text{RAS}}$ ,  $\overline{\text{CAS}}$  and CKE held low with  $\overline{\text{WE}}$  high at the rising edge of the clock. Once the self Refresh command is initiated, CKE must be held low to keep the device in Self Refresh mode. After 1 clock cycle from the self refresh command, all of the external control signals including system clock(CK,  $\overline{\text{CK}}$ ) can be disabled except CKE. The clock is internally disabled during Self Refresh operation to reduce power. Before returning CKE high to exit the Self Refresh mode, apply stable clock input signal with Deselect or NOP command asserted.



Figure 15. Self refresh timing

#### NOTE:

- 1) Device must be in the all banks idle state prior to entering Self Refresh mode.
- 2) The minimum time that the device must remain in Self Refresh mode is tRFC.



#### 19. POWER DOWN

The device enters power down mode when CKE Low, and it exits when CKE High. Once the power down mode is initiated, all of the receiver circuits except CK and CKE are gated off to reduce power consumption. All banks should be in idle state prior to entering the precharge power down mode and CKE should be set in high for at least tPDEX prior to Row active command. Refresh operations cannot be performed during power down mode, therefore the device cannot remain in power down mode longer than the refresh period(tREF) of the device.



Figure 16. Power down entry and exit timing

#### NOTE:

- Device must be in the all banks idle state prior to entering Power Down mode.
   The minimum power down duration is specified by tCKE.



#### 20. CLOCK STOP

Stopping a clock during idle periods is an effective method of reducing power consumption.

The LPDDR SDRAM supports clock stop under the following conditions :

- the last command (ACTIVE, READ, WRITE, PRECHARGE, AUTO REFRESH or MODE REGISTER SET) has executed to completion, including any data-out during read bursts; the number of clock pulses per access command depends on the device's AC timing parameters and the clock frequency;
- the related timing conditions (tRCD, tWR, tRP, tRFC, tMRD) has been met;
- CKE is held High

When all conditions have been met, the device is either in "idle state" or "row active state" and clock stop mode may be entered with CK held Low and  $\overline{\text{CK}}$  held Hight.

Clock stop mode is exited by restarting the clock. At least one NOP command has to be issued before the next access command any be applied. Additional clock pulses might be required depending on the system characteristics.

Figure shows clock stop mode entry and exit.

- Initially the device is in clock stop mode
- The clock is restarted with the rising edge of T0 and a NOP on the command inputs
- With T1 a valid access command is latched; this command is followed by NOP commands in order to allow for clock stop as soon as this access command is completed.
- Tn is the last clock pulse required by the access command latched with T1
- The clock can be stopped after Tn.



Figure 17. Clock Stop Mode Entry and Exit



# Timing Diagram



### 1. POWER UP SEQUENCE FOR MOBILE DDR SDRAM



Figure 18. Power Up Sequence for Mobile DDR SDRAM

#### NOTE:

- 1) Apply power and attempt to maintain CKE at a high state and all other inputs may be undefined.
- Apply VDD before or at the same time as VDDQ.
- 2) Maintain stable power, stable clock and NOP input condition for a minimum of 200us.
- 3) Issue precharge commands for all banks of the devices.
- 4) Issue 2 or more auto-refresh commands.
  5) Issue a mode register set command to initialize the mode register.
- 6) Issue a extended mode register set command for the desired operating modes after normal MRS.

The Mode Register and Extended Mode Register do not have default values.

If they are not programmed during the initialization sequence, it may lead to unspecified operation.

All banks have to be in idle state prior to adjusting MRS and EMRS set.



### 2. BASIC TIMING



Figure 19. Basic Timing (Setup, Hold and Access Time @BL=4, CL=3)



### 3. MULTI BANK INTERLEAVING READ



Figure 20. Multi Bank Interleaving READ (@BL=4, CL=3)



### 4. MULTI BANK INTERLEAVING WRITE



Figure 21. Multi Bank Interleaving WRITE (@BL=4)



## 5. READ WITH AUTO PRECHARGE



Figure 22. Read with Auto Precharge (@BL=8)

#### NOTE

1) The row active command of the precharge bank can be issued after tRP from this point.



### 6. WRITE WITH AUTO PRECHARGE



Figure 23. Write with Auto Precharge (@BL=8)

#### NOTE:

1) The row active command of the precharge bank can be issued after tRP from this point



### 7. WRITE FOLLOWED BY PRECHARGE



Figure 24. Write followed by Precharge (@BL=4)



### 8. WRITE INTERRUPTED BY PRECHARGE & DM



Figure 25. Write Interrupted by Precharge & DM (@BL=8)



### 9. WRITE INTERRUPTED BY A READ



Figure 26. Write Interrupted by a Read (@BL=8, CL=3)



### 10. READ INTERRUPTED BY PRECHARGE



Figure 27. Read Interrupted by Precharge (@BL=8, CL=3)



#### 11. READ INTERRUPTED BY A WRITE & BURST STOP



Figure 28. Read Interrupted by a Write & Burst Stop (@BL=8, CL=3)



### 12. READ INTERRUPTED BY A READ



Figure 29. Read Interrupted by a Read (@BL=8, CL=3)



### 13. DM FUNCTION



Figure 30. DM Function (@BL=8) only for write



#### 14. DEEP POWER DOWN MODE ENTRY & EXIT CYCLE



Figure 31. Deep Power Down Mode Entry & Exit Cycle

#### DEFINITION OF DEEP POWER DOWN MODE FOR Mobile DDR SDRAM:

Deep Power Down Mode is an operating mode to achieve maximum power reduction by cutting the power of the whole memory of the devices. Once the device enters in Deep Power Down Mode, data will not be retained. Full initialization is required when the device exits from Deep Power Down Mode.

#### TO ENTER DEEP POWER DOWN MODE

- 1) The deep power down mode is entered by having  $\overline{\text{CS}}$  and  $\overline{\text{WE}}$  held low with  $\overline{\text{RAS}}$  and  $\overline{\text{CAS}}$  high at the rising edge of the clock while CKE is low.
- 2) Clock must be stable before exiting deep power down mode.
- 3) Device must be in the all banks idle state prior to entering Deep Power Down mode.

#### TO EXIT DEEP POWER DOWN MODE

- 4) The deep power down mode is exited by asserting CKE high.
  5) In case of 2 /CS, 2 CKE device with 2/CS & 2CKE, 200us wait time is required even if only 1 device exits from Deep Power Down.
- 6) Upon exiting deep power down, an all bank precharge command must be issued followed by two auto refresh commands and a load mode register

